blob: 31f9c936125fd186d5fc647a601c3017cc91c2d6 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Tony Lindgren0f622e82011-03-29 15:54:50 -07002 * linux/arch/arm/mach-omap2/timer.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * OMAP2 GP timer support.
5 *
Paul Walmsleyf2480762009-04-23 21:11:10 -06006 * Copyright (C) 2009 Nokia Corporation
7 *
Kevin Hilman5a3a3882007-11-12 23:24:02 -08008 * Update to use new clocksource/clockevent layers
9 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10 * Copyright (C) 2007 MontaVista Software, Inc.
11 *
12 * Original driver:
Tony Lindgren1dbae812005-11-10 14:26:51 +000013 * Copyright (C) 2005 Nokia Corporation
14 * Author: Paul Mundt <paul.mundt@nokia.com>
Jan Engelhardt96de0e22007-10-19 23:21:04 +020015 * Juha Yrjölä <juha.yrjola@nokia.com>
Timo Teras77900a22006-06-26 16:16:12 -070016 * OMAP Dual-mode timer framework support by Timo Teras
Tony Lindgren1dbae812005-11-10 14:26:51 +000017 *
18 * Some parts based off of TI's 24xx code:
19 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070020 * Copyright (C) 2004-2009 Texas Instruments, Inc.
Tony Lindgren1dbae812005-11-10 14:26:51 +000021 *
22 * Roughly modelled after the OMAP1 MPU timer code.
Santosh Shilimkar44169072009-05-28 14:16:04 -070023 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024 *
25 * This file is subject to the terms and conditions of the GNU General Public
26 * License. See the file "COPYING" in the main directory of this archive
27 * for more details.
28 */
29#include <linux/init.h>
30#include <linux/time.h>
31#include <linux/interrupt.h>
32#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000033#include <linux/clk.h>
Timo Teras77900a22006-06-26 16:16:12 -070034#include <linux/delay.h>
Dirk Behmee6687292006-12-06 17:14:00 -080035#include <linux/irq.h>
Kevin Hilman5a3a3882007-11-12 23:24:02 -080036#include <linux/clocksource.h>
37#include <linux/clockchips.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053038#include <linux/slab.h>
Santosh Shilimkareed0de22012-07-04 18:32:32 +053039#include <linux/of.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000040
Tony Lindgren1dbae812005-11-10 14:26:51 +000041#include <asm/mach/time.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070042#include <plat/dmtimer.h>
Marc Zyngiera45c9832012-01-10 19:44:19 +000043#include <asm/smp_twd.h>
Paul Walmsleycbc94382011-02-22 19:59:49 -070044#include <asm/sched_clock.h>
Tony Lindgren4e653312011-11-10 22:45:17 +010045#include "common.h"
Paul Walmsley38698be2011-02-23 00:14:08 -070046#include <plat/omap_hwmod.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053047#include <plat/omap_device.h>
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053048#include <plat/omap-pm.h>
49
50#include "powerdomain.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000051
Tony Lindgrenaa561882011-03-29 15:54:48 -070052/* Parent clocks, eventually these will come from the clock framework */
53
54#define OMAP2_MPU_SOURCE "sys_ck"
55#define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
56#define OMAP4_MPU_SOURCE "sys_clkin_ck"
57#define OMAP2_32K_SOURCE "func_32k_ck"
58#define OMAP3_32K_SOURCE "omap_32k_fck"
59#define OMAP4_32K_SOURCE "sys_32k_ck"
60
61#ifdef CONFIG_OMAP_32K_TIMER
62#define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
63#define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
64#define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
65#define OMAP3_SECURE_TIMER 12
66#else
67#define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
68#define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
69#define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
70#define OMAP3_SECURE_TIMER 1
71#endif
Paul Walmsleyd8328f32011-01-15 21:32:01 -070072
Tony Lindgrenaa561882011-03-29 15:54:48 -070073/* Clockevent code */
74
75static struct omap_dm_timer clkev;
Kevin Hilman5a3a3882007-11-12 23:24:02 -080076static struct clock_event_device clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000077
Linus Torvalds0cd61b62006-10-06 10:53:39 -070078static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
Tony Lindgren1dbae812005-11-10 14:26:51 +000079{
Kevin Hilman5a3a3882007-11-12 23:24:02 -080080 struct clock_event_device *evt = &clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000081
Tony Lindgrenee17f112011-09-16 15:44:20 -070082 __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
Kevin Hilman5a3a3882007-11-12 23:24:02 -080083
84 evt->event_handler(evt);
Tony Lindgren1dbae812005-11-10 14:26:51 +000085 return IRQ_HANDLED;
86}
87
88static struct irqaction omap2_gp_timer_irq = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -070089 .name = "gp_timer",
Bernhard Walleb30faba2007-05-08 00:35:39 -070090 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Tony Lindgren1dbae812005-11-10 14:26:51 +000091 .handler = omap2_gp_timer_interrupt,
92};
93
Kevin Hilman5a3a3882007-11-12 23:24:02 -080094static int omap2_gp_timer_set_next_event(unsigned long cycles,
95 struct clock_event_device *evt)
Tony Lindgren1dbae812005-11-10 14:26:51 +000096{
Tony Lindgrenee17f112011-09-16 15:44:20 -070097 __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
Tony Lindgrenaa561882011-03-29 15:54:48 -070098 0xffffffff - cycles, 1);
Tony Lindgren1dbae812005-11-10 14:26:51 +000099
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800100 return 0;
101}
102
103static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
104 struct clock_event_device *evt)
105{
106 u32 period;
107
Tony Lindgrenee17f112011-09-16 15:44:20 -0700108 __omap_dm_timer_stop(&clkev, 1, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800109
110 switch (mode) {
111 case CLOCK_EVT_MODE_PERIODIC:
Tony Lindgrenaa561882011-03-29 15:54:48 -0700112 period = clkev.rate / HZ;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800113 period -= 1;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700114 /* Looks like we need to first set the load value separately */
Tony Lindgrenee17f112011-09-16 15:44:20 -0700115 __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700116 0xffffffff - period, 1);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700117 __omap_dm_timer_load_start(&clkev,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700118 OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
119 0xffffffff - period, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800120 break;
121 case CLOCK_EVT_MODE_ONESHOT:
122 break;
123 case CLOCK_EVT_MODE_UNUSED:
124 case CLOCK_EVT_MODE_SHUTDOWN:
125 case CLOCK_EVT_MODE_RESUME:
126 break;
127 }
128}
129
130static struct clock_event_device clockevent_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700131 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800132 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
133 .shift = 32,
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530134 .rating = 300,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800135 .set_next_event = omap2_gp_timer_set_next_event,
136 .set_mode = omap2_gp_timer_set_mode,
137};
138
Tony Lindgrenaa561882011-03-29 15:54:48 -0700139static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
140 int gptimer_id,
141 const char *fck_source)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800142{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700143 char name[10]; /* 10 = sizeof("gptXX_Xck0") */
144 struct omap_hwmod *oh;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600145 struct resource irq_rsrc, mem_rsrc;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700146 size_t size;
147 int res = 0;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600148 int r;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800149
Tony Lindgrenaa561882011-03-29 15:54:48 -0700150 sprintf(name, "timer%d", gptimer_id);
151 omap_hwmod_setup_one(name);
152 oh = omap_hwmod_lookup(name);
153 if (!oh)
154 return -ENODEV;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600155
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600156 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
157 if (r)
158 return -ENXIO;
159 timer->irq = irq_rsrc.start;
160
161 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
162 if (r)
163 return -ENXIO;
164 timer->phys_base = mem_rsrc.start;
165 size = mem_rsrc.end - mem_rsrc.start;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700166
167 /* Static mapping, never released */
168 timer->io_base = ioremap(timer->phys_base, size);
169 if (!timer->io_base)
170 return -ENXIO;
171
172 /* After the dmtimer is using hwmod these clocks won't be needed */
Tarun Kanti DebBarmaae6df412012-07-05 18:10:59 +0530173 timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
Tony Lindgrenaa561882011-03-29 15:54:48 -0700174 if (IS_ERR(timer->fclk))
175 return -ENODEV;
176
Tony Lindgrenaa561882011-03-29 15:54:48 -0700177 omap_hwmod_enable(oh);
178
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500179 if (omap_dm_timer_reserve_systimer(gptimer_id))
180 return -ENODEV;
Tony Lindgren11a01862011-03-29 15:54:49 -0700181
Tony Lindgrenaa561882011-03-29 15:54:48 -0700182 if (gptimer_id != 12) {
183 struct clk *src;
184
185 src = clk_get(NULL, fck_source);
186 if (IS_ERR(src)) {
187 res = -EINVAL;
188 } else {
189 res = __omap_dm_timer_set_source(timer->fclk, src);
190 if (IS_ERR_VALUE(res))
191 pr_warning("%s: timer%i cannot set source\n",
192 __func__, gptimer_id);
193 clk_put(src);
194 }
195 }
Tony Lindgrenee17f112011-09-16 15:44:20 -0700196 __omap_dm_timer_init_regs(timer);
197 __omap_dm_timer_reset(timer, 1, 1);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700198 timer->posted = 1;
199
200 timer->rate = clk_get_rate(timer->fclk);
201
202 timer->reserved = 1;
Paul Walmsley38698be2011-02-23 00:14:08 -0700203
Tony Lindgrenaa561882011-03-29 15:54:48 -0700204 return res;
205}
Paul Walmsleyf2480762009-04-23 21:11:10 -0600206
Tony Lindgrenaa561882011-03-29 15:54:48 -0700207static void __init omap2_gp_clockevent_init(int gptimer_id,
208 const char *fck_source)
209{
210 int res;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600211
Tony Lindgrenaa561882011-03-29 15:54:48 -0700212 res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
213 BUG_ON(res);
Paul Walmsleyf2480762009-04-23 21:11:10 -0600214
Tony Lindgren98e182a2011-03-29 15:54:49 -0700215 omap2_gp_timer_irq.dev_id = (void *)&clkev;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700216 setup_irq(clkev.irq, &omap2_gp_timer_irq);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800217
Tony Lindgrenee17f112011-09-16 15:44:20 -0700218 __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700219
220 clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800221 clockevent_gpt.shift);
222 clockevent_gpt.max_delta_ns =
223 clockevent_delta2ns(0xffffffff, &clockevent_gpt);
224 clockevent_gpt.min_delta_ns =
Aaro Koskinendf88acb2009-01-29 08:57:17 -0800225 clockevent_delta2ns(3, &clockevent_gpt);
226 /* Timer internal resynch latency. */
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800227
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530228 clockevent_gpt.cpumask = cpu_possible_mask;
229 clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800230 clockevents_register_device(&clockevent_gpt);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700231
232 pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
233 gptimer_id, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800234}
235
Paul Walmsleyf2480762009-04-23 21:11:10 -0600236/* Clocksource code */
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700237static struct omap_dm_timer clksrc;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700238static bool use_gptimer_clksrc;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700239
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800240/*
241 * clocksource
242 */
Magnus Damm8e196082009-04-21 12:24:00 -0700243static cycle_t clocksource_read_cycles(struct clocksource *cs)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800244{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700245 return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800246}
247
248static struct clocksource clocksource_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700249 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800250 .rating = 300,
251 .read = clocksource_read_cycles,
252 .mask = CLOCKSOURCE_MASK(32),
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800253 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
254};
255
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100256static u32 notrace dmtimer_read_sched_clock(void)
Paul Walmsleycbc94382011-02-22 19:59:49 -0700257{
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700258 if (clksrc.reserved)
Vaibhav Hiremathdbc39822012-01-23 12:18:14 +0530259 return __omap_dm_timer_read_counter(&clksrc, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800260
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100261 return 0;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700262}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800263
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700264/* Setup free-running counter for clocksource */
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700265static int __init omap2_sync32k_clocksource_init(void)
266{
267 int ret;
268 struct omap_hwmod *oh;
269 void __iomem *vbase;
270 const char *oh_name = "counter_32k";
271
272 /*
273 * First check hwmod data is available for sync32k counter
274 */
275 oh = omap_hwmod_lookup(oh_name);
276 if (!oh || oh->slaves_cnt == 0)
277 return -ENODEV;
278
279 omap_hwmod_setup_one(oh_name);
280
281 vbase = omap_hwmod_get_mpu_rt_va(oh);
282 if (!vbase) {
283 pr_warn("%s: failed to get counter_32k resource\n", __func__);
284 return -ENXIO;
285 }
286
287 ret = omap_hwmod_enable(oh);
288 if (ret) {
289 pr_warn("%s: failed to enable counter_32k module (%d)\n",
290 __func__, ret);
291 return ret;
292 }
293
294 ret = omap_init_clocksource_32k(vbase);
295 if (ret) {
296 pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
297 __func__, ret);
298 omap_hwmod_idle(oh);
299 }
300
301 return ret;
302}
303
304static void __init omap2_gptimer_clocksource_init(int gptimer_id,
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700305 const char *fck_source)
306{
307 int res;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800308
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700309 res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
310 BUG_ON(res);
Paul Walmsleycbc94382011-02-22 19:59:49 -0700311
Tony Lindgrenee17f112011-09-16 15:44:20 -0700312 __omap_dm_timer_load_start(&clksrc,
Hemant Pedanekare9d0b972011-08-10 13:19:35 +0000313 OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100314 setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700315
316 if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
317 pr_err("Could not register clocksource %s\n",
318 clocksource_gpt.name);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700319 else
320 pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
321 gptimer_id, clksrc.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800322}
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700323
324static void __init omap2_clocksource_init(int gptimer_id,
325 const char *fck_source)
326{
327 /*
328 * First give preference to kernel parameter configuration
329 * by user (clocksource="gp_timer").
330 *
331 * In case of missing kernel parameter for clocksource,
332 * first check for availability for 32k-sync timer, in case
333 * of failure in finding 32k_counter module or registering
334 * it as clocksource, execution will fallback to gp-timer.
335 */
336 if (use_gptimer_clksrc == true)
337 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
338 else if (omap2_sync32k_clocksource_init())
339 /* Fall back to gp-timer code */
340 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
341}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800342
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700343#define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
344 clksrc_nr, clksrc_src) \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700345static void __init omap##name##_timer_init(void) \
346{ \
Tony Lindgrenaa561882011-03-29 15:54:48 -0700347 omap2_gp_clockevent_init((clkev_nr), clkev_src); \
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700348 omap2_clocksource_init((clksrc_nr), clksrc_src); \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700349}
350
351#define OMAP_SYS_TIMER(name) \
352struct sys_timer omap##name##_timer = { \
353 .init = omap##name##_timer_init, \
354};
355
356#ifdef CONFIG_ARCH_OMAP2
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700357OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700358OMAP_SYS_TIMER(2)
359#endif
360
361#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700362OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700363OMAP_SYS_TIMER(3)
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700364OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
365 2, OMAP3_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700366OMAP_SYS_TIMER(3_secure)
367#endif
368
Afzal Mohammed08f30982012-05-11 00:38:49 +0530369#ifdef CONFIG_SOC_AM33XX
370OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, 2, OMAP4_MPU_SOURCE)
371OMAP_SYS_TIMER(3_am33xx)
372#endif
373
Tony Lindgrene74984e2011-03-29 15:54:48 -0700374#ifdef CONFIG_ARCH_OMAP4
Marc Zyngiera45c9832012-01-10 19:44:19 +0000375#ifdef CONFIG_LOCAL_TIMERS
376static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
377 OMAP44XX_LOCAL_TWD_BASE,
378 OMAP44XX_IRQ_LOCALTIMER);
379#endif
380
Tony Lindgrene74984e2011-03-29 15:54:48 -0700381static void __init omap4_timer_init(void)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800382{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700383 omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700384 omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
Marc Zyngiera45c9832012-01-10 19:44:19 +0000385#ifdef CONFIG_LOCAL_TIMERS
386 /* Local timers are not supprted on OMAP4430 ES1.0 */
387 if (omap_rev() != OMAP4430_REV_ES1_0) {
388 int err;
389
Santosh Shilimkareed0de22012-07-04 18:32:32 +0530390 if (of_have_populated_dt()) {
391 twd_local_timer_of_register();
392 return;
393 }
394
Marc Zyngiera45c9832012-01-10 19:44:19 +0000395 err = twd_local_timer_register(&twd_local_timer);
396 if (err)
397 pr_err("twd_local_timer_register failed %d\n", err);
398 }
399#endif
Tony Lindgren1dbae812005-11-10 14:26:51 +0000400}
Tony Lindgrene74984e2011-03-29 15:54:48 -0700401OMAP_SYS_TIMER(4)
402#endif
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530403
R Sricharan37b32802012-05-02 13:07:12 +0530404#ifdef CONFIG_SOC_OMAP5
405OMAP_SYS_TIMER_INIT(5, 1, OMAP4_CLKEV_SOURCE, 2, OMAP4_MPU_SOURCE)
406OMAP_SYS_TIMER(5)
407#endif
408
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530409/**
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530410 * omap_timer_init - build and register timer device with an
411 * associated timer hwmod
412 * @oh: timer hwmod pointer to be used to build timer device
413 * @user: parameter that can be passed from calling hwmod API
414 *
415 * Called by omap_hwmod_for_each_by_class to register each of the timer
416 * devices present in the system. The number of timer devices is known
417 * by parsing through the hwmod database for a given class name. At the
418 * end of function call memory is allocated for timer device and it is
419 * registered to the framework ready to be proved by the driver.
420 */
421static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
422{
423 int id;
424 int ret = 0;
425 char *name = "omap_timer";
426 struct dmtimer_platform_data *pdata;
Tony Lindgrenc541c152011-10-04 09:47:06 -0700427 struct platform_device *pdev;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530428 struct omap_timer_capability_dev_attr *timer_dev_attr;
429
430 pr_debug("%s: %s\n", __func__, oh->name);
431
432 /* on secure device, do not register secure timer */
433 timer_dev_attr = oh->dev_attr;
434 if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
435 if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
436 return ret;
437
438 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
439 if (!pdata) {
440 pr_err("%s: No memory for [%s]\n", __func__, oh->name);
441 return -ENOMEM;
442 }
443
444 /*
445 * Extract the IDs from name field in hwmod database
446 * and use the same for constructing ids' for the
447 * timer devices. In a way, we are avoiding usage of
448 * static variable witin the function to do the same.
449 * CAUTION: We have to be careful and make sure the
450 * name in hwmod database does not change in which case
451 * we might either make corresponding change here or
452 * switch back static variable mechanism.
453 */
454 sscanf(oh->name, "timer%2d", &id);
455
Jon Hunterd1c16912012-06-05 12:34:52 -0500456 if (timer_dev_attr)
457 pdata->timer_capability = timer_dev_attr->timer_capability;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530458
Tony Lindgrenc541c152011-10-04 09:47:06 -0700459 pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
Benoit Coussonc16ae1e2011-10-04 23:20:41 +0200460 NULL, 0, 0);
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530461
Tony Lindgrenc541c152011-10-04 09:47:06 -0700462 if (IS_ERR(pdev)) {
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530463 pr_err("%s: Can't build omap_device for %s: %s.\n",
464 __func__, name, oh->name);
465 ret = -EINVAL;
466 }
467
468 kfree(pdata);
469
470 return ret;
471}
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530472
473/**
474 * omap2_dm_timer_init - top level regular device initialization
475 *
476 * Uses dedicated hwmod api to parse through hwmod database for
477 * given class name and then build and register the timer device.
478 */
479static int __init omap2_dm_timer_init(void)
480{
481 int ret;
482
483 ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
484 if (unlikely(ret)) {
485 pr_err("%s: device registration failed.\n", __func__);
486 return -EINVAL;
487 }
488
489 return 0;
490}
491arch_initcall(omap2_dm_timer_init);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700492
493/**
494 * omap2_override_clocksource - clocksource override with user configuration
495 *
496 * Allows user to override default clocksource, using kernel parameter
497 * clocksource="gp_timer" (For all OMAP2PLUS architectures)
498 *
499 * Note that, here we are using same standard kernel parameter "clocksource=",
500 * and not introducing any OMAP specific interface.
501 */
502static int __init omap2_override_clocksource(char *str)
503{
504 if (!str)
505 return 0;
506 /*
507 * For OMAP architecture, we only have two options
508 * - sync_32k (default)
509 * - gp_timer (sys_clk based)
510 */
511 if (!strcmp(str, "gp_timer"))
512 use_gptimer_clksrc = true;
513
514 return 0;
515}
516early_param("clocksource", omap2_override_clocksource);