blob: b9c177f532b150efa4d2d20d5b98fa3072014bc3 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040023#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Sujith394cf0a2009-02-09 13:26:54 +053025#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080026#include "common.h"
27
28/*
29 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
30 * should rely on this file or its contents.
31 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujith394cf0a2009-02-09 13:26:54 +053033struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Sujith394cf0a2009-02-09 13:26:54 +053035/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070036
Ming Lei13bda122009-12-29 22:57:28 +080037#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053038 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080039 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053040 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080041 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053042 (((unsigned long long int)(x)) & 0xffffffff) : \
43 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070044
Sujith394cf0a2009-02-09 13:26:54 +053045/* increment with wrap-around */
46#define INCR(_l, _sz) do { \
47 (_l)++; \
48 (_l) &= ((_sz) - 1); \
49 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070050
Sujith394cf0a2009-02-09 13:26:54 +053051/* decrement with wrap-around */
52#define DECR(_l, _sz) do { \
53 (_l)--; \
54 (_l) &= ((_sz) - 1); \
55 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070056
Sujith394cf0a2009-02-09 13:26:54 +053057#define TSF_TO_TU(_h,_l) \
58 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
59
60#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
61
Sujith394cf0a2009-02-09 13:26:54 +053062struct ath_config {
Sujith394cf0a2009-02-09 13:26:54 +053063 u16 txpowlimit;
64 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070065};
66
Sujith394cf0a2009-02-09 13:26:54 +053067/*************************/
68/* Descriptor Management */
69/*************************/
70
71#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053072 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053073 (_bf)->bf_lastbf = NULL; \
74 (_bf)->bf_next = NULL; \
75 memset(&((_bf)->bf_state), 0, \
76 sizeof(struct ath_buf_state)); \
77 } while (0)
78
Sujitha119cc42009-03-30 15:28:38 +053079#define ATH_RXBUF_RESET(_bf) do { \
80 (_bf)->bf_stale = false; \
81 } while (0)
82
Sujith394cf0a2009-02-09 13:26:54 +053083/**
84 * enum buffer_type - Buffer type flags
85 *
Sujith394cf0a2009-02-09 13:26:54 +053086 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
87 * @BUF_AGGR: Indicates whether the buffer can be aggregated
88 * (used in aggregation scheduling)
Sujith394cf0a2009-02-09 13:26:54 +053089 * @BUF_XRETRY: To denote excessive retries of the buffer
90 */
91enum buffer_type {
Mohammed Shafi Shajakhan436d0d92011-01-21 14:03:24 +053092 BUF_AMPDU = BIT(0),
93 BUF_AGGR = BIT(1),
94 BUF_XRETRY = BIT(2),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070095};
96
Sujith394cf0a2009-02-09 13:26:54 +053097#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
98#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
Sujith394cf0a2009-02-09 13:26:54 +053099#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700100
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400101#define ATH_TXSTATUS_RING_SIZE 64
102
Sujith394cf0a2009-02-09 13:26:54 +0530103struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400104 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530105 dma_addr_t dd_desc_paddr;
106 u32 dd_desc_len;
107 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530108};
109
110int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
111 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400112 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530113void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
114 struct list_head *head);
115
116/***********/
117/* RX / TX */
118/***********/
119
Sujith394cf0a2009-02-09 13:26:54 +0530120#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530121#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200122#define ATH_TXBUF_RESERVE 5
123#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530124#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530125
126#define TID_TO_WME_AC(_tid) \
127 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
128 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
129 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
130 WME_AC_VO)
131
Sujith394cf0a2009-02-09 13:26:54 +0530132#define ATH_AGGR_DELIM_SZ 4
133#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
134/* number of delimiters for encryption padding */
135#define ATH_AGGR_ENCRYPTDELIM 10
136/* minimum h/w qdepth to be sustained to maximize aggregation */
137#define ATH_AGGR_MIN_QDEPTH 2
138#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530139
140#define IEEE80211_SEQ_SEQ_SHIFT 4
141#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530142#define IEEE80211_WEP_IVLEN 3
143#define IEEE80211_WEP_KIDLEN 1
144#define IEEE80211_WEP_CRCLEN 4
145#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
146 (IEEE80211_WEP_IVLEN + \
147 IEEE80211_WEP_KIDLEN + \
148 IEEE80211_WEP_CRCLEN))
149
150/* return whether a bit at index _n in bitmap _bm is set
151 * _sz is the size of the bitmap */
152#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
153 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
154
155/* return block-ack bitmap index given sequence and starting sequence */
156#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
157
158/* returns delimiter padding required given the packet length */
159#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800160 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
161 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530162
163#define BAW_WITHIN(_start, _bawsz, _seqno) \
164 ((((_seqno) - (_start)) & 4095) < (_bawsz))
165
Sujith394cf0a2009-02-09 13:26:54 +0530166#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
167
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400168#define ATH_TX_COMPLETE_POLL_INT 1000
169
Sujith394cf0a2009-02-09 13:26:54 +0530170enum ATH_AGGR_STATUS {
171 ATH_AGGR_DONE,
172 ATH_AGGR_BAW_CLOSED,
173 ATH_AGGR_LIMITED,
174};
175
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400176#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530177struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800178 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
179 u32 axq_qnum; /* ath9k hardware queue number */
Felix Fietkaufce041b2011-05-19 12:20:25 +0200180 void *axq_link;
Sujith17d79042009-02-09 13:27:03 +0530181 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530182 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530183 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100184 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530185 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400186 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530187 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400188 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400189 u8 txq_headidx;
190 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100191 int pending_frames;
Sujith394cf0a2009-02-09 13:26:54 +0530192};
193
Sujith93ef24b2010-05-20 15:34:40 +0530194struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100195 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530196 int sched;
Sujith93ef24b2010-05-20 15:34:40 +0530197 struct list_head list;
198 struct list_head tid_q;
Felix Fietkau55195412011-04-17 23:28:09 +0200199 bool clear_ps_filter;
Sujith93ef24b2010-05-20 15:34:40 +0530200};
201
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100202struct ath_frame_info {
203 int framelen;
204 u32 keyix;
205 enum ath9k_key_type keytype;
206 u8 retries;
207 u16 seqno;
208};
209
Sujith93ef24b2010-05-20 15:34:40 +0530210struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530211 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400212 u8 bfs_paprd;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530213 unsigned long bfs_paprd_timestamp;
Felix Fietkau61117f02010-11-11 03:18:36 +0100214 enum ath9k_internal_frame_type bfs_ftype;
Sujith93ef24b2010-05-20 15:34:40 +0530215};
216
217struct ath_buf {
218 struct list_head list;
219 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
220 an aggregate) */
221 struct ath_buf *bf_next; /* next subframe in the aggregate */
222 struct sk_buff *bf_mpdu; /* enclosing frame structure */
223 void *bf_desc; /* virtual addr of desc */
224 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700225 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Sujith93ef24b2010-05-20 15:34:40 +0530226 bool bf_stale;
Sujith93ef24b2010-05-20 15:34:40 +0530227 u16 bf_flags;
228 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530229};
230
231struct ath_atx_tid {
232 struct list_head list;
233 struct list_head buf_q;
234 struct ath_node *an;
235 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200236 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530237 u16 seq_start;
238 u16 seq_next;
239 u16 baw_size;
240 int tidno;
241 int baw_head; /* first un-acked tx buffer */
242 int baw_tail; /* next unused tx buffer slot */
243 int sched;
244 int paused;
245 u8 state;
246};
247
248struct ath_node {
Ben Greear7f010c92011-01-09 23:11:49 -0800249#ifdef CONFIG_ATH9K_DEBUGFS
250 struct list_head list; /* for sc->nodes */
251 struct ieee80211_sta *sta; /* station struct we're part of */
252#endif
Sujith93ef24b2010-05-20 15:34:40 +0530253 struct ath_atx_tid tid[WME_NUM_TID];
254 struct ath_atx_ac ac[WME_NUM_AC];
Felix Fietkau93ae2dd2011-04-17 23:28:10 +0200255 int ps_key;
256
Sujith93ef24b2010-05-20 15:34:40 +0530257 u16 maxampdu;
258 u8 mpdudensity;
Felix Fietkau55195412011-04-17 23:28:09 +0200259
260 bool sleeping;
Sujith93ef24b2010-05-20 15:34:40 +0530261};
262
Sujith394cf0a2009-02-09 13:26:54 +0530263#define AGGR_CLEANUP BIT(1)
264#define AGGR_ADDBA_COMPLETE BIT(2)
265#define AGGR_ADDBA_PROGRESS BIT(3)
266
Sujith394cf0a2009-02-09 13:26:54 +0530267struct ath_tx_control {
268 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100269 struct ath_node *an;
Sujith394cf0a2009-02-09 13:26:54 +0530270 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200271 enum ath9k_internal_frame_type frame_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400272 u8 paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530273};
274
Sujith394cf0a2009-02-09 13:26:54 +0530275#define ATH_TX_ERROR 0x01
276#define ATH_TX_XRETRY 0x02
277#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530278
Ben Greear60f2d1d2011-01-09 23:11:52 -0800279/**
280 * @txq_map: Index is mac80211 queue number. This is
281 * not necessarily the same as the hardware queue number
282 * (axq_qnum).
283 */
Sujith394cf0a2009-02-09 13:26:54 +0530284struct ath_tx {
285 u16 seq_no;
286 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530287 spinlock_t txbuflock;
288 struct list_head txbuf;
289 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
290 struct ath_descdma txdma;
Felix Fietkau066dae92010-11-07 14:59:39 +0100291 struct ath_txq *txq_map[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530292};
293
Felix Fietkaub5c804752010-04-15 17:38:48 -0400294struct ath_rx_edma {
295 struct sk_buff_head rx_fifo;
296 struct sk_buff_head rx_buffers;
297 u32 rx_fifo_hwsize;
298};
299
Sujith394cf0a2009-02-09 13:26:54 +0530300struct ath_rx {
301 u8 defant;
302 u8 rxotherant;
303 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530304 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530305 spinlock_t rxbuflock;
306 struct list_head rxbuf;
307 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400308 struct ath_buf *rx_bufptr;
309 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100310
311 struct sk_buff *frag;
Sujith394cf0a2009-02-09 13:26:54 +0530312};
313
314int ath_startrecv(struct ath_softc *sc);
315bool ath_stoprecv(struct ath_softc *sc);
316void ath_flushrecv(struct ath_softc *sc);
317u32 ath_calcrxfilter(struct ath_softc *sc);
318int ath_rx_init(struct ath_softc *sc, int nbufs);
319void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400320int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530321struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
322void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau080e1a22010-12-05 20:17:53 +0100323bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530324void ath_draintxq(struct ath_softc *sc,
325 struct ath_txq *txq, bool retry_tx);
326void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
327void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
328void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
329int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530330void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530331int ath_txq_update(struct ath_softc *sc, int qnum,
332 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200333int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530334 struct ath_tx_control *txctl);
335void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400336void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200337int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
338 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530339void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530340void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
341
Felix Fietkau55195412011-04-17 23:28:09 +0200342void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
343bool ath_tx_aggr_sleep(struct ath_softc *sc, struct ath_node *an);
344
Sujith394cf0a2009-02-09 13:26:54 +0530345/********/
Sujith17d79042009-02-09 13:27:03 +0530346/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530347/********/
348
Sujith17d79042009-02-09 13:27:03 +0530349struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530350 int av_bslot;
Rajkumar Manoharan4f5ef75b2011-04-04 22:56:18 +0530351 bool is_bslot_active, primary_sta_vif;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200352 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530353 struct ath_buf *av_bcbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530354};
355
356/*******************/
357/* Beacon Handling */
358/*******************/
359
360/*
361 * Regardless of the number of beacons we stagger, (i.e. regardless of the
362 * number of BSSIDs) if a given beacon does not go out even after waiting this
363 * number of beacon intervals, the game's up.
364 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100365#define BSTUCK_THRESH 9
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200366#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530367#define ATH_DEFAULT_BINTVAL 100 /* TU */
368#define ATH_DEFAULT_BMISS_LIMIT 10
369#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
370
371struct ath_beacon_config {
Steve Brown9814f6b2011-02-07 17:10:39 -0700372 int beacon_interval;
Sujith394cf0a2009-02-09 13:26:54 +0530373 u16 listen_interval;
374 u16 dtim_period;
375 u16 bmiss_timeout;
376 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530377};
378
Sujith394cf0a2009-02-09 13:26:54 +0530379struct ath_beacon {
380 enum {
381 OK, /* no change needed */
382 UPDATE, /* update pending */
383 COMMIT /* beacon sent, commit change */
384 } updateslot; /* slot time update fsm */
385
386 u32 beaconq;
387 u32 bmisscnt;
388 u32 ast_be_xmit;
Felix Fietkaudd347f22011-03-22 21:54:17 +0100389 u32 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200390 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530391 int slottime;
392 int slotupdate;
393 struct ath9k_tx_queue_info beacon_qi;
394 struct ath_descdma bdma;
395 struct ath_txq *cabq;
396 struct list_head bbuf;
Felix Fietkauba4903f2011-05-17 21:09:54 +0200397
398 bool tx_processed;
399 bool tx_last;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700400};
401
Sujith9fc9ab02009-03-03 10:16:51 +0530402void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200403void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100404int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530405void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530406int ath_beaconq_config(struct ath_softc *sc);
Rajkumar Manoharan99e4d432011-04-04 22:56:19 +0530407void ath_set_beacon(struct ath_softc *sc);
Rajkumar Manoharan014cf3b2011-02-09 17:46:39 +0530408void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700409
Sujith394cf0a2009-02-09 13:26:54 +0530410/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530411/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530412/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530413
Sujith20977d32009-02-20 15:13:28 +0530414#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
415#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400416#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
417#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200418#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530419#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
420#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530421
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700422#define ATH_PAPRD_TIMEOUT 100 /* msecs */
423
Felix Fietkau347809f2010-07-02 00:09:52 +0200424void ath_hw_check(struct work_struct *work);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530425void ath_hw_pll_work(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400426void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530427void ath_ani_calibrate(unsigned long data);
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530428void ath_start_ani(struct ath_common *common);
Sujith55624202010-01-08 10:36:02 +0530429
Sujith0fca65c2010-01-08 10:36:00 +0530430/**********/
431/* BTCOEX */
432/**********/
433
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700434struct ath_btcoex {
435 bool hw_timer_enabled;
436 spinlock_t btcoex_lock;
437 struct timer_list period_timer; /* Timer for BT period */
438 u32 bt_priority_cnt;
439 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700440 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700441 u32 btcoex_no_stomp; /* in usec */
442 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530443 u32 btscan_no_stomp; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700444 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700445};
446
Sujith0fca65c2010-01-08 10:36:00 +0530447int ath_init_btcoex_timer(struct ath_softc *sc);
448void ath9k_btcoex_timer_resume(struct ath_softc *sc);
449void ath9k_btcoex_timer_pause(struct ath_softc *sc);
450
Sujith394cf0a2009-02-09 13:26:54 +0530451/********************/
452/* LED Control */
453/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530454
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530455#define ATH_LED_PIN_DEF 1
456#define ATH_LED_PIN_9287 8
Senthil Balasubramanian353e5012011-04-22 11:32:08 +0530457#define ATH_LED_PIN_9300 10
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530458#define ATH_LED_PIN_9485 6
Sujithf1dc5602008-10-29 10:16:30 +0530459
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100460#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530461void ath_init_leds(struct ath_softc *sc);
462void ath_deinit_leds(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100463#else
464static inline void ath_init_leds(struct ath_softc *sc)
465{
466}
467
468static inline void ath_deinit_leds(struct ath_softc *sc)
469{
470}
471#endif
472
Sujith0fca65c2010-01-08 10:36:00 +0530473
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700474/* Antenna diversity/combining */
475#define ATH_ANT_RX_CURRENT_SHIFT 4
476#define ATH_ANT_RX_MAIN_SHIFT 2
477#define ATH_ANT_RX_MASK 0x3
478
479#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
480#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
481#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
482#define ATH_ANT_DIV_COMB_INIT_COUNT 95
483#define ATH_ANT_DIV_COMB_MAX_COUNT 100
484#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
485#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
486
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700487#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
488#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
489#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
490#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
491
492enum ath9k_ant_div_comb_lna_conf {
493 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
494 ATH_ANT_DIV_COMB_LNA2,
495 ATH_ANT_DIV_COMB_LNA1,
496 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
497};
498
499struct ath_ant_comb {
500 u16 count;
501 u16 total_pkt_count;
502 bool scan;
503 bool scan_not_start;
504 int main_total_rssi;
505 int alt_total_rssi;
506 int alt_recv_cnt;
507 int main_recv_cnt;
508 int rssi_lna1;
509 int rssi_lna2;
510 int rssi_add;
511 int rssi_sub;
512 int rssi_first;
513 int rssi_second;
514 int rssi_third;
515 bool alt_good;
516 int quick_scan_cnt;
517 int main_conf;
518 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
519 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
520 int first_bias;
521 int second_bias;
522 bool first_ratio;
523 bool second_ratio;
524 unsigned long scan_start_time;
525};
526
Sujith394cf0a2009-02-09 13:26:54 +0530527/********************/
528/* Main driver core */
529/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530530
Sujith394cf0a2009-02-09 13:26:54 +0530531/*
532 * Default cache line size, in bytes.
533 * Used when PCI device not fully initialized by bootrom/BIOS
534*/
535#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530536#define ATH_REGCLASSIDS_MAX 10
537#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
538#define ATH_MAX_SW_RETRIES 10
539#define ATH_CHAN_MAX 255
Sujith394cf0a2009-02-09 13:26:54 +0530540
Sujith394cf0a2009-02-09 13:26:54 +0530541#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530542#define ATH_RATE_DUMMY_MARKER 0
543
Sujith1b04b932010-01-08 10:36:05 +0530544#define SC_OP_INVALID BIT(0)
545#define SC_OP_BEACONS BIT(1)
546#define SC_OP_RXAGGR BIT(2)
547#define SC_OP_TXAGGR BIT(3)
Felix Fietkau5ee08652010-07-31 00:11:59 +0200548#define SC_OP_OFFCHANNEL BIT(4)
Sujith1b04b932010-01-08 10:36:05 +0530549#define SC_OP_PREAMBLE_SHORT BIT(5)
550#define SC_OP_PROTECT_ENABLE BIT(6)
551#define SC_OP_RXFLUSH BIT(7)
552#define SC_OP_LED_ASSOCIATED BIT(8)
553#define SC_OP_LED_ON BIT(9)
Sujith1b04b932010-01-08 10:36:05 +0530554#define SC_OP_TSF_RESET BIT(11)
555#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530556#define SC_OP_BT_SCAN BIT(13)
Vasanthakumar Thiagarajan6c3118e2010-06-23 06:49:21 -0700557#define SC_OP_ANI_RUN BIT(14)
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530558#define SC_OP_ENABLE_APM BIT(15)
Rajkumar Manoharan4f5ef75b2011-04-04 22:56:18 +0530559#define SC_OP_PRIM_STA_VIF BIT(16)
Sujith1b04b932010-01-08 10:36:05 +0530560
561/* Powersave flags */
562#define PS_WAIT_FOR_BEACON BIT(0)
563#define PS_WAIT_FOR_CAB BIT(1)
564#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
565#define PS_WAIT_FOR_TX_ACK BIT(3)
566#define PS_BEACON_SYNC BIT(4)
Rajkumar Manoharandeb75182011-05-06 18:27:46 +0530567#define PS_TSFOOR_SYNC BIT(5)
Sujith394cf0a2009-02-09 13:26:54 +0530568
Felix Fietkau545750d2009-11-23 22:21:01 +0100569struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200570
Ben Greear48014162011-01-15 19:13:48 +0000571struct ath9k_vif_iter_data {
572 const u8 *hw_macaddr; /* phy's hardware address, set
573 * before starting iteration for
574 * valid bssid mask.
575 */
576 u8 mask[ETH_ALEN]; /* bssid mask */
577 int naps; /* number of AP vifs */
578 int nmeshes; /* number of mesh vifs */
579 int nstations; /* number of station vifs */
580 int nwds; /* number of nwd vifs */
581 int nadhocs; /* number of adhoc vifs */
582 int nothers; /* number of vifs not specified above. */
583};
584
Sujith394cf0a2009-02-09 13:26:54 +0530585struct ath_softc {
586 struct ieee80211_hw *hw;
587 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200588
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200589 int chan_idx;
590 int chan_is_ht;
Felix Fietkau34300982010-10-10 18:21:52 +0200591 struct survey_info *cur_survey;
592 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200593
Sujith394cf0a2009-02-09 13:26:54 +0530594 struct tasklet_struct intr_tq;
595 struct tasklet_struct bcon_tasklet;
Sujithcbe61d8a2009-02-09 13:27:12 +0530596 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530597 void __iomem *mem;
598 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700599 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400600 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700601 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530602 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400603 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200604 struct work_struct hw_check_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400605 struct completion paprd_complete;
Sujith394cf0a2009-02-09 13:26:54 +0530606
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100607 unsigned int hw_busy_count;
608
Sujith17d79042009-02-09 13:27:03 +0530609 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530610 u32 sc_flags; /* SC_OP_* */
Sujith1b04b932010-01-08 10:36:05 +0530611 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530612 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200613 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530614 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000615 short nbcnvifs;
616 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400617 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530618
Sujith17d79042009-02-09 13:27:03 +0530619 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530620 struct ath_rx rx;
621 struct ath_tx tx;
622 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530623 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
624
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100625#ifdef CONFIG_MAC80211_LEDS
626 bool led_registered;
627 char led_name[32];
628 struct led_classdev led_cdev;
629#endif
Sujith394cf0a2009-02-09 13:26:54 +0530630
Felix Fietkau9ac586152011-01-24 19:23:18 +0100631 struct ath9k_hw_cal_data caldata;
632 int last_rssi;
633
Felix Fietkaua830df02009-11-23 22:33:27 +0100634#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530635 struct ath9k_debug debug;
Ben Greear7f010c92011-01-09 23:11:49 -0800636 spinlock_t nodes_lock;
637 struct list_head nodes; /* basically, stations */
Ben Greear60f2d1d2011-01-09 23:11:52 -0800638 unsigned int tx_complete_poll_work_seen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700639#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530640 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400641 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530642 struct delayed_work hw_pll_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700643 struct ath_btcoex btcoex;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400644
645 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700646
647 struct ath_ant_comb ant_comb;
Sujith394cf0a2009-02-09 13:26:54 +0530648};
649
Sujith55624202010-01-08 10:36:02 +0530650void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530651int ath_reset(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530652int ath_cabq_update(struct ath_softc *);
653
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700654static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530655{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700656 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530657}
658
Sujith394cf0a2009-02-09 13:26:54 +0530659extern struct ieee80211_ops ath9k_ops;
John W. Linville3e6109c2011-01-05 09:39:17 -0500660extern int ath9k_modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530661extern int led_blink;
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530662extern bool is_ath9k_unloaded;
Sujith394cf0a2009-02-09 13:26:54 +0530663
664irqreturn_t ath_isr(int irq, void *dev);
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530665void ath9k_init_crypto(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530666int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700667 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530668void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530669void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800670
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800671void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
Ben Greear48014162011-01-15 19:13:48 +0000672bool ath9k_uses_beacons(int type);
Sujith394cf0a2009-02-09 13:26:54 +0530673
Gabor Juhos8e26a032011-04-12 18:23:16 +0200674#ifdef CONFIG_ATH9K_PCI
Sujith394cf0a2009-02-09 13:26:54 +0530675int ath_pci_init(void);
676void ath_pci_exit(void);
677#else
678static inline int ath_pci_init(void) { return 0; };
679static inline void ath_pci_exit(void) {};
680#endif
681
Gabor Juhos8e26a032011-04-12 18:23:16 +0200682#ifdef CONFIG_ATH9K_AHB
Sujith394cf0a2009-02-09 13:26:54 +0530683int ath_ahb_init(void);
684void ath_ahb_exit(void);
685#else
686static inline int ath_ahb_init(void) { return 0; };
687static inline void ath_ahb_exit(void) {};
688#endif
689
Gabor Juhos0bc07982009-07-14 20:17:14 -0400690void ath9k_ps_wakeup(struct ath_softc *sc);
691void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200692
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530693u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
694
Sujith0fca65c2010-01-08 10:36:00 +0530695void ath_start_rfkill_poll(struct ath_softc *sc);
696extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
Ben Greear48014162011-01-15 19:13:48 +0000697void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
698 struct ieee80211_vif *vif,
699 struct ath9k_vif_iter_data *iter_data);
700
Sujith0fca65c2010-01-08 10:36:00 +0530701
Sujith394cf0a2009-02-09 13:26:54 +0530702#endif /* ATH9K_H */