blob: dba82022bd3ede396e1d990b8a1e13336386904e [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -080053static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080055static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100056static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010059static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070060
Chris Wilson5cdf5882010-09-27 15:51:07 +010061static int
62i915_gem_object_get_pages(struct drm_gem_object *obj,
63 gfp_t gfpmask);
64
65static void
66i915_gem_object_put_pages(struct drm_gem_object *obj);
67
Chris Wilson31169712009-09-14 16:50:28 +010068static LIST_HEAD(shrink_list);
69static DEFINE_SPINLOCK(shrink_list_lock);
70
Chris Wilson73aa8082010-09-30 11:46:12 +010071/* some bookkeeping */
72static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
73 size_t size)
74{
75 dev_priv->mm.object_count++;
76 dev_priv->mm.object_memory += size;
77}
78
79static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
80 size_t size)
81{
82 dev_priv->mm.object_count--;
83 dev_priv->mm.object_memory -= size;
84}
85
86static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
87 size_t size)
88{
89 dev_priv->mm.gtt_count++;
90 dev_priv->mm.gtt_memory += size;
91}
92
93static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
94 size_t size)
95{
96 dev_priv->mm.gtt_count--;
97 dev_priv->mm.gtt_memory -= size;
98}
99
100static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
101 size_t size)
102{
103 dev_priv->mm.pin_count++;
104 dev_priv->mm.pin_memory += size;
105}
106
107static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
108 size_t size)
109{
110 dev_priv->mm.pin_count--;
111 dev_priv->mm.pin_memory -= size;
112}
113
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114int
115i915_gem_check_is_wedged(struct drm_device *dev)
116{
117 struct drm_i915_private *dev_priv = dev->dev_private;
118 struct completion *x = &dev_priv->error_completion;
119 unsigned long flags;
120 int ret;
121
122 if (!atomic_read(&dev_priv->mm.wedged))
123 return 0;
124
125 ret = wait_for_completion_interruptible(x);
126 if (ret)
127 return ret;
128
129 /* Success, we reset the GPU! */
130 if (!atomic_read(&dev_priv->mm.wedged))
131 return 0;
132
133 /* GPU is hung, bump the completion count to account for
134 * the token we just consumed so that we never hit zero and
135 * end up waiting upon a subsequent completion event that
136 * will never happen.
137 */
138 spin_lock_irqsave(&x->wait.lock, flags);
139 x->done++;
140 spin_unlock_irqrestore(&x->wait.lock, flags);
141 return -EIO;
142}
143
Chris Wilson76c1dec2010-09-25 11:22:51 +0100144static int i915_mutex_lock_interruptible(struct drm_device *dev)
145{
146 struct drm_i915_private *dev_priv = dev->dev_private;
147 int ret;
148
149 ret = i915_gem_check_is_wedged(dev);
150 if (ret)
151 return ret;
152
153 ret = mutex_lock_interruptible(&dev->struct_mutex);
154 if (ret)
155 return ret;
156
157 if (atomic_read(&dev_priv->mm.wedged)) {
158 mutex_unlock(&dev->struct_mutex);
159 return -EAGAIN;
160 }
161
Chris Wilson23bc5982010-09-29 16:10:57 +0100162 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100163 return 0;
164}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100165
Chris Wilson7d1c4802010-08-07 21:45:03 +0100166static inline bool
167i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
168{
169 return obj_priv->gtt_space &&
170 !obj_priv->active &&
171 obj_priv->pin_count == 0;
172}
173
Chris Wilson73aa8082010-09-30 11:46:12 +0100174int i915_gem_do_init(struct drm_device *dev,
175 unsigned long start,
Jesse Barnes79e53942008-11-07 14:24:08 -0800176 unsigned long end)
177{
178 drm_i915_private_t *dev_priv = dev->dev_private;
179
180 if (start >= end ||
181 (start & (PAGE_SIZE - 1)) != 0 ||
182 (end & (PAGE_SIZE - 1)) != 0) {
183 return -EINVAL;
184 }
185
186 drm_mm_init(&dev_priv->mm.gtt_space, start,
187 end - start);
188
Chris Wilson73aa8082010-09-30 11:46:12 +0100189 dev_priv->mm.gtt_total = end - start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800190
191 return 0;
192}
Keith Packard6dbe2772008-10-14 21:41:13 -0700193
Eric Anholt673a3942008-07-30 12:06:12 -0700194int
195i915_gem_init_ioctl(struct drm_device *dev, void *data,
196 struct drm_file *file_priv)
197{
Eric Anholt673a3942008-07-30 12:06:12 -0700198 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -0800199 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700200
201 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -0800202 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700203 mutex_unlock(&dev->struct_mutex);
204
Jesse Barnes79e53942008-11-07 14:24:08 -0800205 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700206}
207
Eric Anholt5a125c32008-10-22 21:40:13 -0700208int
209i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
210 struct drm_file *file_priv)
211{
Chris Wilson73aa8082010-09-30 11:46:12 +0100212 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700213 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700214
215 if (!(dev->driver->driver_features & DRIVER_GEM))
216 return -ENODEV;
217
Chris Wilson73aa8082010-09-30 11:46:12 +0100218 mutex_lock(&dev->struct_mutex);
219 args->aper_size = dev_priv->mm.gtt_total;
220 args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
221 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700222
223 return 0;
224}
225
Eric Anholt673a3942008-07-30 12:06:12 -0700226
227/**
228 * Creates a new mm object and returns a handle to it.
229 */
230int
231i915_gem_create_ioctl(struct drm_device *dev, void *data,
232 struct drm_file *file_priv)
233{
234 struct drm_i915_gem_create *args = data;
235 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300236 int ret;
237 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700238
239 args->size = roundup(args->size, PAGE_SIZE);
240
241 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000242 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700243 if (obj == NULL)
244 return -ENOMEM;
245
246 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100247 if (ret) {
248 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700249 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100250 }
251
252 /* Sink the floating reference from kref_init(handlecount) */
253 drm_gem_object_handle_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700254
255 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700256 return 0;
257}
258
Eric Anholt40123c12009-03-09 13:42:30 -0700259static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700260fast_shmem_read(struct page **pages,
261 loff_t page_base, int page_offset,
262 char __user *data,
263 int length)
264{
265 char __iomem *vaddr;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200266 int unwritten;
Eric Anholteb014592009-03-10 11:44:52 -0700267
268 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
269 if (vaddr == NULL)
270 return -ENOMEM;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200271 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700272 kunmap_atomic(vaddr, KM_USER0);
273
Florian Mickler2bc43b52009-04-06 22:55:41 +0200274 if (unwritten)
275 return -EFAULT;
276
277 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700278}
279
Eric Anholt280b7132009-03-12 16:56:27 -0700280static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
281{
282 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100283 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700284
285 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
286 obj_priv->tiling_mode != I915_TILING_NONE;
287}
288
Chris Wilson99a03df2010-05-27 14:15:34 +0100289static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700290slow_shmem_copy(struct page *dst_page,
291 int dst_offset,
292 struct page *src_page,
293 int src_offset,
294 int length)
295{
296 char *dst_vaddr, *src_vaddr;
297
Chris Wilson99a03df2010-05-27 14:15:34 +0100298 dst_vaddr = kmap(dst_page);
299 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700300
301 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
302
Chris Wilson99a03df2010-05-27 14:15:34 +0100303 kunmap(src_page);
304 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700305}
306
Chris Wilson99a03df2010-05-27 14:15:34 +0100307static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700308slow_shmem_bit17_copy(struct page *gpu_page,
309 int gpu_offset,
310 struct page *cpu_page,
311 int cpu_offset,
312 int length,
313 int is_read)
314{
315 char *gpu_vaddr, *cpu_vaddr;
316
317 /* Use the unswizzled path if this page isn't affected. */
318 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
319 if (is_read)
320 return slow_shmem_copy(cpu_page, cpu_offset,
321 gpu_page, gpu_offset, length);
322 else
323 return slow_shmem_copy(gpu_page, gpu_offset,
324 cpu_page, cpu_offset, length);
325 }
326
Chris Wilson99a03df2010-05-27 14:15:34 +0100327 gpu_vaddr = kmap(gpu_page);
328 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700329
330 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
331 * XORing with the other bits (A9 for Y, A9 and A10 for X)
332 */
333 while (length > 0) {
334 int cacheline_end = ALIGN(gpu_offset + 1, 64);
335 int this_length = min(cacheline_end - gpu_offset, length);
336 int swizzled_gpu_offset = gpu_offset ^ 64;
337
338 if (is_read) {
339 memcpy(cpu_vaddr + cpu_offset,
340 gpu_vaddr + swizzled_gpu_offset,
341 this_length);
342 } else {
343 memcpy(gpu_vaddr + swizzled_gpu_offset,
344 cpu_vaddr + cpu_offset,
345 this_length);
346 }
347 cpu_offset += this_length;
348 gpu_offset += this_length;
349 length -= this_length;
350 }
351
Chris Wilson99a03df2010-05-27 14:15:34 +0100352 kunmap(cpu_page);
353 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700354}
355
Eric Anholt673a3942008-07-30 12:06:12 -0700356/**
Eric Anholteb014592009-03-10 11:44:52 -0700357 * This is the fast shmem pread path, which attempts to copy_from_user directly
358 * from the backing pages of the object to the user's address space. On a
359 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
360 */
361static int
362i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
363 struct drm_i915_gem_pread *args,
364 struct drm_file *file_priv)
365{
Daniel Vetter23010e42010-03-08 13:35:02 +0100366 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700367 ssize_t remain;
368 loff_t offset, page_base;
369 char __user *user_data;
370 int page_offset, page_length;
371 int ret;
372
373 user_data = (char __user *) (uintptr_t) args->data_ptr;
374 remain = args->size;
375
Chris Wilson76c1dec2010-09-25 11:22:51 +0100376 ret = i915_mutex_lock_interruptible(dev);
377 if (ret)
378 return ret;
Eric Anholteb014592009-03-10 11:44:52 -0700379
Chris Wilson4bdadb92010-01-27 13:36:32 +0000380 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholteb014592009-03-10 11:44:52 -0700381 if (ret != 0)
382 goto fail_unlock;
383
384 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
385 args->size);
386 if (ret != 0)
387 goto fail_put_pages;
388
Daniel Vetter23010e42010-03-08 13:35:02 +0100389 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700390 offset = args->offset;
391
392 while (remain > 0) {
393 /* Operation in this page
394 *
395 * page_base = page offset within aperture
396 * page_offset = offset within page
397 * page_length = bytes to copy for this page
398 */
399 page_base = (offset & ~(PAGE_SIZE-1));
400 page_offset = offset & (PAGE_SIZE-1);
401 page_length = remain;
402 if ((page_offset + remain) > PAGE_SIZE)
403 page_length = PAGE_SIZE - page_offset;
404
405 ret = fast_shmem_read(obj_priv->pages,
406 page_base, page_offset,
407 user_data, page_length);
408 if (ret)
409 goto fail_put_pages;
410
411 remain -= page_length;
412 user_data += page_length;
413 offset += page_length;
414 }
415
416fail_put_pages:
417 i915_gem_object_put_pages(obj);
418fail_unlock:
419 mutex_unlock(&dev->struct_mutex);
420
421 return ret;
422}
423
Chris Wilson07f73f62009-09-14 16:50:30 +0100424static int
425i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
426{
427 int ret;
428
Chris Wilson4bdadb92010-01-27 13:36:32 +0000429 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100430
431 /* If we've insufficient memory to map in the pages, attempt
432 * to make some space by throwing out some old buffers.
433 */
434 if (ret == -ENOMEM) {
435 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100436
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100437 ret = i915_gem_evict_something(dev, obj->size,
438 i915_gem_get_gtt_alignment(obj));
Chris Wilson07f73f62009-09-14 16:50:30 +0100439 if (ret)
440 return ret;
441
Chris Wilson4bdadb92010-01-27 13:36:32 +0000442 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100443 }
444
445 return ret;
446}
447
Eric Anholteb014592009-03-10 11:44:52 -0700448/**
449 * This is the fallback shmem pread path, which allocates temporary storage
450 * in kernel space to copy_to_user into outside of the struct_mutex, so we
451 * can copy out of the object's backing pages while holding the struct mutex
452 * and not take page faults.
453 */
454static int
455i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
456 struct drm_i915_gem_pread *args,
457 struct drm_file *file_priv)
458{
Daniel Vetter23010e42010-03-08 13:35:02 +0100459 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700460 struct mm_struct *mm = current->mm;
461 struct page **user_pages;
462 ssize_t remain;
463 loff_t offset, pinned_pages, i;
464 loff_t first_data_page, last_data_page, num_pages;
465 int shmem_page_index, shmem_page_offset;
466 int data_page_index, data_page_offset;
467 int page_length;
468 int ret;
469 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700470 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700471
472 remain = args->size;
473
474 /* Pin the user pages containing the data. We can't fault while
475 * holding the struct mutex, yet we want to hold it while
476 * dereferencing the user data.
477 */
478 first_data_page = data_ptr / PAGE_SIZE;
479 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
480 num_pages = last_data_page - first_data_page + 1;
481
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700482 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700483 if (user_pages == NULL)
484 return -ENOMEM;
485
486 down_read(&mm->mmap_sem);
487 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700488 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700489 up_read(&mm->mmap_sem);
490 if (pinned_pages < num_pages) {
491 ret = -EFAULT;
492 goto fail_put_user_pages;
493 }
494
Eric Anholt280b7132009-03-12 16:56:27 -0700495 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
496
Chris Wilson76c1dec2010-09-25 11:22:51 +0100497 ret = i915_mutex_lock_interruptible(dev);
498 if (ret)
499 goto fail_put_user_pages;
Eric Anholteb014592009-03-10 11:44:52 -0700500
Chris Wilson07f73f62009-09-14 16:50:30 +0100501 ret = i915_gem_object_get_pages_or_evict(obj);
502 if (ret)
Eric Anholteb014592009-03-10 11:44:52 -0700503 goto fail_unlock;
504
505 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
506 args->size);
507 if (ret != 0)
508 goto fail_put_pages;
509
Daniel Vetter23010e42010-03-08 13:35:02 +0100510 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700511 offset = args->offset;
512
513 while (remain > 0) {
514 /* Operation in this page
515 *
516 * shmem_page_index = page number within shmem file
517 * shmem_page_offset = offset within page in shmem file
518 * data_page_index = page number in get_user_pages return
519 * data_page_offset = offset with data_page_index page.
520 * page_length = bytes to copy for this page
521 */
522 shmem_page_index = offset / PAGE_SIZE;
523 shmem_page_offset = offset & ~PAGE_MASK;
524 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
525 data_page_offset = data_ptr & ~PAGE_MASK;
526
527 page_length = remain;
528 if ((shmem_page_offset + page_length) > PAGE_SIZE)
529 page_length = PAGE_SIZE - shmem_page_offset;
530 if ((data_page_offset + page_length) > PAGE_SIZE)
531 page_length = PAGE_SIZE - data_page_offset;
532
Eric Anholt280b7132009-03-12 16:56:27 -0700533 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100534 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700535 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100536 user_pages[data_page_index],
537 data_page_offset,
538 page_length,
539 1);
540 } else {
541 slow_shmem_copy(user_pages[data_page_index],
542 data_page_offset,
543 obj_priv->pages[shmem_page_index],
544 shmem_page_offset,
545 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700546 }
Eric Anholteb014592009-03-10 11:44:52 -0700547
548 remain -= page_length;
549 data_ptr += page_length;
550 offset += page_length;
551 }
552
553fail_put_pages:
554 i915_gem_object_put_pages(obj);
555fail_unlock:
556 mutex_unlock(&dev->struct_mutex);
557fail_put_user_pages:
558 for (i = 0; i < pinned_pages; i++) {
559 SetPageDirty(user_pages[i]);
560 page_cache_release(user_pages[i]);
561 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700562 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700563
564 return ret;
565}
566
Eric Anholt673a3942008-07-30 12:06:12 -0700567/**
568 * Reads data from the object referenced by handle.
569 *
570 * On error, the contents of *data are undefined.
571 */
572int
573i915_gem_pread_ioctl(struct drm_device *dev, void *data,
574 struct drm_file *file_priv)
575{
576 struct drm_i915_gem_pread *args = data;
577 struct drm_gem_object *obj;
578 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700579 int ret;
580
581 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
582 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100583 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100584 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700585
Chris Wilson7dcd2492010-09-26 20:21:44 +0100586 /* Bounds check source. */
587 if (args->offset > obj->size || args->size > obj->size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100588 ret = -EINVAL;
589 goto err;
590 }
591
592 if (!access_ok(VERIFY_WRITE,
593 (char __user *)(uintptr_t)args->data_ptr,
594 args->size)) {
595 ret = -EFAULT;
596 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -0700597 }
598
Eric Anholt280b7132009-03-12 16:56:27 -0700599 if (i915_gem_object_needs_bit17_swizzle(obj)) {
Eric Anholteb014592009-03-10 11:44:52 -0700600 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt280b7132009-03-12 16:56:27 -0700601 } else {
602 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
603 if (ret != 0)
604 ret = i915_gem_shmem_pread_slow(dev, obj, args,
605 file_priv);
606 }
Eric Anholt673a3942008-07-30 12:06:12 -0700607
Chris Wilsonce9d4192010-09-26 20:50:05 +0100608err:
Luca Barbieribc9025b2010-02-09 05:49:12 +0000609 drm_gem_object_unreference_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700610 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700611}
612
Keith Packard0839ccb2008-10-30 19:38:48 -0700613/* This is the fast write path which cannot handle
614 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700615 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700616
Keith Packard0839ccb2008-10-30 19:38:48 -0700617static inline int
618fast_user_write(struct io_mapping *mapping,
619 loff_t page_base, int page_offset,
620 char __user *user_data,
621 int length)
622{
623 char *vaddr_atomic;
624 unsigned long unwritten;
625
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100626 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
628 user_data, length);
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100629 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 if (unwritten)
631 return -EFAULT;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700632 return 0;
Keith Packard0839ccb2008-10-30 19:38:48 -0700633}
634
635/* Here's the write path which can sleep for
636 * page faults
637 */
638
Chris Wilsonab34c222010-05-27 14:15:35 +0100639static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700640slow_kernel_write(struct io_mapping *mapping,
641 loff_t gtt_base, int gtt_offset,
642 struct page *user_page, int user_offset,
643 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700644{
Chris Wilsonab34c222010-05-27 14:15:35 +0100645 char __iomem *dst_vaddr;
646 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700647
Chris Wilsonab34c222010-05-27 14:15:35 +0100648 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
649 src_vaddr = kmap(user_page);
650
651 memcpy_toio(dst_vaddr + gtt_offset,
652 src_vaddr + user_offset,
653 length);
654
655 kunmap(user_page);
656 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700657}
658
Eric Anholt40123c12009-03-09 13:42:30 -0700659static inline int
660fast_shmem_write(struct page **pages,
661 loff_t page_base, int page_offset,
662 char __user *data,
663 int length)
664{
665 char __iomem *vaddr;
Dave Airlied0088772009-03-28 20:29:48 -0400666 unsigned long unwritten;
Eric Anholt40123c12009-03-09 13:42:30 -0700667
668 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
669 if (vaddr == NULL)
670 return -ENOMEM;
Dave Airlied0088772009-03-28 20:29:48 -0400671 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700672 kunmap_atomic(vaddr, KM_USER0);
673
Dave Airlied0088772009-03-28 20:29:48 -0400674 if (unwritten)
675 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700676 return 0;
677}
678
Eric Anholt3de09aa2009-03-09 09:42:23 -0700679/**
680 * This is the fast pwrite path, where we copy the data directly from the
681 * user into the GTT, uncached.
682 */
Eric Anholt673a3942008-07-30 12:06:12 -0700683static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700684i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
685 struct drm_i915_gem_pwrite *args,
686 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700687{
Daniel Vetter23010e42010-03-08 13:35:02 +0100688 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700689 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700690 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700691 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700692 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700693 int page_offset, page_length;
694 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700695
696 user_data = (char __user *) (uintptr_t) args->data_ptr;
697 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700698
Chris Wilson76c1dec2010-09-25 11:22:51 +0100699 ret = i915_mutex_lock_interruptible(dev);
700 if (ret)
701 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700702
Eric Anholt673a3942008-07-30 12:06:12 -0700703 ret = i915_gem_object_pin(obj, 0);
704 if (ret) {
705 mutex_unlock(&dev->struct_mutex);
706 return ret;
707 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800708 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -0700709 if (ret)
710 goto fail;
711
Daniel Vetter23010e42010-03-08 13:35:02 +0100712 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700713 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700714
715 while (remain > 0) {
716 /* Operation in this page
717 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700718 * page_base = page offset within aperture
719 * page_offset = offset within page
720 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700721 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700722 page_base = (offset & ~(PAGE_SIZE-1));
723 page_offset = offset & (PAGE_SIZE-1);
724 page_length = remain;
725 if ((page_offset + remain) > PAGE_SIZE)
726 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700727
Keith Packard0839ccb2008-10-30 19:38:48 -0700728 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
729 page_offset, user_data, page_length);
Eric Anholt673a3942008-07-30 12:06:12 -0700730
Keith Packard0839ccb2008-10-30 19:38:48 -0700731 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700732 * source page isn't available. Return the error and we'll
733 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700734 */
Eric Anholt3de09aa2009-03-09 09:42:23 -0700735 if (ret)
736 goto fail;
Eric Anholt673a3942008-07-30 12:06:12 -0700737
Keith Packard0839ccb2008-10-30 19:38:48 -0700738 remain -= page_length;
739 user_data += page_length;
740 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700741 }
Eric Anholt673a3942008-07-30 12:06:12 -0700742
743fail:
744 i915_gem_object_unpin(obj);
745 mutex_unlock(&dev->struct_mutex);
746
747 return ret;
748}
749
Eric Anholt3de09aa2009-03-09 09:42:23 -0700750/**
751 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
752 * the memory and maps it using kmap_atomic for copying.
753 *
754 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
755 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
756 */
Eric Anholt3043c602008-10-02 12:24:47 -0700757static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700758i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
759 struct drm_i915_gem_pwrite *args,
760 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700761{
Daniel Vetter23010e42010-03-08 13:35:02 +0100762 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700763 drm_i915_private_t *dev_priv = dev->dev_private;
764 ssize_t remain;
765 loff_t gtt_page_base, offset;
766 loff_t first_data_page, last_data_page, num_pages;
767 loff_t pinned_pages, i;
768 struct page **user_pages;
769 struct mm_struct *mm = current->mm;
770 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700771 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700772 uint64_t data_ptr = args->data_ptr;
773
774 remain = args->size;
775
776 /* Pin the user pages containing the data. We can't fault while
777 * holding the struct mutex, and all of the pwrite implementations
778 * want to hold it while dereferencing the user data.
779 */
780 first_data_page = data_ptr / PAGE_SIZE;
781 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
782 num_pages = last_data_page - first_data_page + 1;
783
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700784 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700785 if (user_pages == NULL)
786 return -ENOMEM;
787
788 down_read(&mm->mmap_sem);
789 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
790 num_pages, 0, 0, user_pages, NULL);
791 up_read(&mm->mmap_sem);
792 if (pinned_pages < num_pages) {
793 ret = -EFAULT;
794 goto out_unpin_pages;
795 }
796
Chris Wilson76c1dec2010-09-25 11:22:51 +0100797 ret = i915_mutex_lock_interruptible(dev);
798 if (ret)
799 goto out_unpin_pages;
800
Eric Anholt3de09aa2009-03-09 09:42:23 -0700801 ret = i915_gem_object_pin(obj, 0);
802 if (ret)
803 goto out_unlock;
804
805 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
806 if (ret)
807 goto out_unpin_object;
808
Daniel Vetter23010e42010-03-08 13:35:02 +0100809 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700810 offset = obj_priv->gtt_offset + args->offset;
811
812 while (remain > 0) {
813 /* Operation in this page
814 *
815 * gtt_page_base = page offset within aperture
816 * gtt_page_offset = offset within page in aperture
817 * data_page_index = page number in get_user_pages return
818 * data_page_offset = offset with data_page_index page.
819 * page_length = bytes to copy for this page
820 */
821 gtt_page_base = offset & PAGE_MASK;
822 gtt_page_offset = offset & ~PAGE_MASK;
823 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
824 data_page_offset = data_ptr & ~PAGE_MASK;
825
826 page_length = remain;
827 if ((gtt_page_offset + page_length) > PAGE_SIZE)
828 page_length = PAGE_SIZE - gtt_page_offset;
829 if ((data_page_offset + page_length) > PAGE_SIZE)
830 page_length = PAGE_SIZE - data_page_offset;
831
Chris Wilsonab34c222010-05-27 14:15:35 +0100832 slow_kernel_write(dev_priv->mm.gtt_mapping,
833 gtt_page_base, gtt_page_offset,
834 user_pages[data_page_index],
835 data_page_offset,
836 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700837
838 remain -= page_length;
839 offset += page_length;
840 data_ptr += page_length;
841 }
842
843out_unpin_object:
844 i915_gem_object_unpin(obj);
845out_unlock:
846 mutex_unlock(&dev->struct_mutex);
847out_unpin_pages:
848 for (i = 0; i < pinned_pages; i++)
849 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700850 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700851
852 return ret;
853}
854
Eric Anholt40123c12009-03-09 13:42:30 -0700855/**
856 * This is the fast shmem pwrite path, which attempts to directly
857 * copy_from_user into the kmapped pages backing the object.
858 */
Eric Anholt673a3942008-07-30 12:06:12 -0700859static int
Eric Anholt40123c12009-03-09 13:42:30 -0700860i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
861 struct drm_i915_gem_pwrite *args,
862 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700863{
Daniel Vetter23010e42010-03-08 13:35:02 +0100864 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700865 ssize_t remain;
866 loff_t offset, page_base;
867 char __user *user_data;
868 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700869 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700870
871 user_data = (char __user *) (uintptr_t) args->data_ptr;
872 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700873
Chris Wilson76c1dec2010-09-25 11:22:51 +0100874 ret = i915_mutex_lock_interruptible(dev);
875 if (ret)
876 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson4bdadb92010-01-27 13:36:32 +0000878 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholt40123c12009-03-09 13:42:30 -0700879 if (ret != 0)
880 goto fail_unlock;
881
Eric Anholte47c68e2008-11-14 13:35:19 -0800882 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt40123c12009-03-09 13:42:30 -0700883 if (ret != 0)
884 goto fail_put_pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700885
Daniel Vetter23010e42010-03-08 13:35:02 +0100886 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700887 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700888 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700889
Eric Anholt40123c12009-03-09 13:42:30 -0700890 while (remain > 0) {
891 /* Operation in this page
892 *
893 * page_base = page offset within aperture
894 * page_offset = offset within page
895 * page_length = bytes to copy for this page
896 */
897 page_base = (offset & ~(PAGE_SIZE-1));
898 page_offset = offset & (PAGE_SIZE-1);
899 page_length = remain;
900 if ((page_offset + remain) > PAGE_SIZE)
901 page_length = PAGE_SIZE - page_offset;
902
903 ret = fast_shmem_write(obj_priv->pages,
904 page_base, page_offset,
905 user_data, page_length);
906 if (ret)
907 goto fail_put_pages;
908
909 remain -= page_length;
910 user_data += page_length;
911 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700912 }
913
Eric Anholt40123c12009-03-09 13:42:30 -0700914fail_put_pages:
915 i915_gem_object_put_pages(obj);
916fail_unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700917 mutex_unlock(&dev->struct_mutex);
918
Eric Anholt40123c12009-03-09 13:42:30 -0700919 return ret;
920}
921
922/**
923 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
924 * the memory and maps it using kmap_atomic for copying.
925 *
926 * This avoids taking mmap_sem for faulting on the user's address while the
927 * struct_mutex is held.
928 */
929static int
930i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
931 struct drm_i915_gem_pwrite *args,
932 struct drm_file *file_priv)
933{
Daniel Vetter23010e42010-03-08 13:35:02 +0100934 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700935 struct mm_struct *mm = current->mm;
936 struct page **user_pages;
937 ssize_t remain;
938 loff_t offset, pinned_pages, i;
939 loff_t first_data_page, last_data_page, num_pages;
940 int shmem_page_index, shmem_page_offset;
941 int data_page_index, data_page_offset;
942 int page_length;
943 int ret;
944 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700945 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700946
947 remain = args->size;
948
949 /* Pin the user pages containing the data. We can't fault while
950 * holding the struct mutex, and all of the pwrite implementations
951 * want to hold it while dereferencing the user data.
952 */
953 first_data_page = data_ptr / PAGE_SIZE;
954 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
955 num_pages = last_data_page - first_data_page + 1;
956
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700957 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700958 if (user_pages == NULL)
959 return -ENOMEM;
960
961 down_read(&mm->mmap_sem);
962 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
963 num_pages, 0, 0, user_pages, NULL);
964 up_read(&mm->mmap_sem);
965 if (pinned_pages < num_pages) {
966 ret = -EFAULT;
967 goto fail_put_user_pages;
968 }
969
Eric Anholt280b7132009-03-12 16:56:27 -0700970 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
971
Chris Wilson76c1dec2010-09-25 11:22:51 +0100972 ret = i915_mutex_lock_interruptible(dev);
973 if (ret)
974 goto fail_put_user_pages;
Eric Anholt40123c12009-03-09 13:42:30 -0700975
Chris Wilson07f73f62009-09-14 16:50:30 +0100976 ret = i915_gem_object_get_pages_or_evict(obj);
977 if (ret)
Eric Anholt40123c12009-03-09 13:42:30 -0700978 goto fail_unlock;
979
980 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
981 if (ret != 0)
982 goto fail_put_pages;
983
Daniel Vetter23010e42010-03-08 13:35:02 +0100984 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700985 offset = args->offset;
986 obj_priv->dirty = 1;
987
988 while (remain > 0) {
989 /* Operation in this page
990 *
991 * shmem_page_index = page number within shmem file
992 * shmem_page_offset = offset within page in shmem file
993 * data_page_index = page number in get_user_pages return
994 * data_page_offset = offset with data_page_index page.
995 * page_length = bytes to copy for this page
996 */
997 shmem_page_index = offset / PAGE_SIZE;
998 shmem_page_offset = offset & ~PAGE_MASK;
999 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
1000 data_page_offset = data_ptr & ~PAGE_MASK;
1001
1002 page_length = remain;
1003 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1004 page_length = PAGE_SIZE - shmem_page_offset;
1005 if ((data_page_offset + page_length) > PAGE_SIZE)
1006 page_length = PAGE_SIZE - data_page_offset;
1007
Eric Anholt280b7132009-03-12 16:56:27 -07001008 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +01001009 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -07001010 shmem_page_offset,
1011 user_pages[data_page_index],
1012 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +01001013 page_length,
1014 0);
1015 } else {
1016 slow_shmem_copy(obj_priv->pages[shmem_page_index],
1017 shmem_page_offset,
1018 user_pages[data_page_index],
1019 data_page_offset,
1020 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -07001021 }
Eric Anholt40123c12009-03-09 13:42:30 -07001022
1023 remain -= page_length;
1024 data_ptr += page_length;
1025 offset += page_length;
1026 }
1027
1028fail_put_pages:
1029 i915_gem_object_put_pages(obj);
1030fail_unlock:
1031 mutex_unlock(&dev->struct_mutex);
1032fail_put_user_pages:
1033 for (i = 0; i < pinned_pages; i++)
1034 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001035 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -07001036
1037 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001038}
1039
1040/**
1041 * Writes data to the object referenced by handle.
1042 *
1043 * On error, the contents of the buffer that were to be modified are undefined.
1044 */
1045int
1046i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1047 struct drm_file *file_priv)
1048{
1049 struct drm_i915_gem_pwrite *args = data;
1050 struct drm_gem_object *obj;
1051 struct drm_i915_gem_object *obj_priv;
1052 int ret = 0;
1053
1054 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1055 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001056 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001057 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001058
Chris Wilson7dcd2492010-09-26 20:21:44 +01001059 /* Bounds check destination. */
1060 if (args->offset > obj->size || args->size > obj->size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001061 ret = -EINVAL;
1062 goto err;
1063 }
1064
1065 if (!access_ok(VERIFY_READ,
1066 (char __user *)(uintptr_t)args->data_ptr,
1067 args->size)) {
1068 ret = -EFAULT;
1069 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07001070 }
1071
1072 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1073 * it would end up going through the fenced access, and we'll get
1074 * different detiling behavior between reading and writing.
1075 * pread/pwrite currently are reading and writing from the CPU
1076 * perspective, requiring manual detiling by the client.
1077 */
Dave Airlie71acb5e2008-12-30 20:31:46 +10001078 if (obj_priv->phys_obj)
1079 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
1080 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson5cdf5882010-09-27 15:51:07 +01001081 obj_priv->gtt_space &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +01001082 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Eric Anholt3de09aa2009-03-09 09:42:23 -07001083 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
1084 if (ret == -EFAULT) {
1085 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
1086 file_priv);
1087 }
Eric Anholt280b7132009-03-12 16:56:27 -07001088 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
1089 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
Eric Anholt40123c12009-03-09 13:42:30 -07001090 } else {
1091 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
1092 if (ret == -EFAULT) {
1093 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
1094 file_priv);
1095 }
1096 }
Eric Anholt673a3942008-07-30 12:06:12 -07001097
1098#if WATCH_PWRITE
1099 if (ret)
1100 DRM_INFO("pwrite failed %d\n", ret);
1101#endif
1102
Chris Wilsonce9d4192010-09-26 20:50:05 +01001103err:
Luca Barbieribc9025b2010-02-09 05:49:12 +00001104 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001105 return ret;
1106}
1107
1108/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001109 * Called when user space prepares to use an object with the CPU, either
1110 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001111 */
1112int
1113i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1114 struct drm_file *file_priv)
1115{
Eric Anholta09ba7f2009-08-29 12:49:51 -07001116 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001117 struct drm_i915_gem_set_domain *args = data;
1118 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -07001119 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001120 uint32_t read_domains = args->read_domains;
1121 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001122 int ret;
1123
1124 if (!(dev->driver->driver_features & DRIVER_GEM))
1125 return -ENODEV;
1126
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001127 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001128 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001129 return -EINVAL;
1130
Chris Wilson21d509e2009-06-06 09:46:02 +01001131 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001132 return -EINVAL;
1133
1134 /* Having something in the write domain implies it's in the read
1135 * domain, and only that read domain. Enforce that in the request.
1136 */
1137 if (write_domain != 0 && read_domains != write_domain)
1138 return -EINVAL;
1139
Eric Anholt673a3942008-07-30 12:06:12 -07001140 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1141 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001142 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001143 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001144
Chris Wilson76c1dec2010-09-25 11:22:51 +01001145 ret = i915_mutex_lock_interruptible(dev);
1146 if (ret) {
1147 drm_gem_object_unreference_unlocked(obj);
1148 return ret;
1149 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001150
1151 intel_mark_busy(dev, obj);
1152
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001153 if (read_domains & I915_GEM_DOMAIN_GTT) {
1154 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001155
Eric Anholta09ba7f2009-08-29 12:49:51 -07001156 /* Update the LRU on the fence for the CPU access that's
1157 * about to occur.
1158 */
1159 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001160 struct drm_i915_fence_reg *reg =
1161 &dev_priv->fence_regs[obj_priv->fence_reg];
1162 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001163 &dev_priv->mm.fence_list);
1164 }
1165
Eric Anholt02354392008-11-26 13:58:13 -08001166 /* Silently promote "you're not bound, there was nothing to do"
1167 * to success, since the client was just asking us to
1168 * make sure everything was done.
1169 */
1170 if (ret == -EINVAL)
1171 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001172 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001173 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001174 }
1175
Chris Wilson7d1c4802010-08-07 21:45:03 +01001176 /* Maintain LRU order of "inactive" objects */
1177 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1178 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1179
Eric Anholt673a3942008-07-30 12:06:12 -07001180 drm_gem_object_unreference(obj);
1181 mutex_unlock(&dev->struct_mutex);
1182 return ret;
1183}
1184
1185/**
1186 * Called when user space has done writes to this buffer
1187 */
1188int
1189i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1190 struct drm_file *file_priv)
1191{
1192 struct drm_i915_gem_sw_finish *args = data;
1193 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001194 int ret = 0;
1195
1196 if (!(dev->driver->driver_features & DRIVER_GEM))
1197 return -ENODEV;
1198
Eric Anholt673a3942008-07-30 12:06:12 -07001199 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
Chris Wilson76c1dec2010-09-25 11:22:51 +01001200 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001201 return -ENOENT;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001202
1203 ret = i915_mutex_lock_interruptible(dev);
1204 if (ret) {
1205 drm_gem_object_unreference_unlocked(obj);
1206 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001207 }
1208
Eric Anholt673a3942008-07-30 12:06:12 -07001209 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson3d2a8122010-09-29 11:39:53 +01001210 if (to_intel_bo(obj)->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001211 i915_gem_object_flush_cpu_write_domain(obj);
1212
Eric Anholt673a3942008-07-30 12:06:12 -07001213 drm_gem_object_unreference(obj);
1214 mutex_unlock(&dev->struct_mutex);
1215 return ret;
1216}
1217
1218/**
1219 * Maps the contents of an object, returning the address it is mapped
1220 * into.
1221 *
1222 * While the mapping holds a reference on the contents of the object, it doesn't
1223 * imply a ref on the object itself.
1224 */
1225int
1226i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1227 struct drm_file *file_priv)
1228{
1229 struct drm_i915_gem_mmap *args = data;
1230 struct drm_gem_object *obj;
1231 loff_t offset;
1232 unsigned long addr;
1233
1234 if (!(dev->driver->driver_features & DRIVER_GEM))
1235 return -ENODEV;
1236
1237 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1238 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001239 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001240
1241 offset = args->offset;
1242
1243 down_write(&current->mm->mmap_sem);
1244 addr = do_mmap(obj->filp, 0, args->size,
1245 PROT_READ | PROT_WRITE, MAP_SHARED,
1246 args->offset);
1247 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001248 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001249 if (IS_ERR((void *)addr))
1250 return addr;
1251
1252 args->addr_ptr = (uint64_t) addr;
1253
1254 return 0;
1255}
1256
Jesse Barnesde151cf2008-11-12 10:03:55 -08001257/**
1258 * i915_gem_fault - fault a page into the GTT
1259 * vma: VMA in question
1260 * vmf: fault info
1261 *
1262 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1263 * from userspace. The fault handler takes care of binding the object to
1264 * the GTT (if needed), allocating and programming a fence register (again,
1265 * only if needed based on whether the old reg is still valid or the object
1266 * is tiled) and inserting a new PTE into the faulting process.
1267 *
1268 * Note that the faulting process may involve evicting existing objects
1269 * from the GTT and/or fence registers to make room. So performance may
1270 * suffer if the GTT working set is large or there are few fence registers
1271 * left.
1272 */
1273int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1274{
1275 struct drm_gem_object *obj = vma->vm_private_data;
1276 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001277 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001278 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001279 pgoff_t page_offset;
1280 unsigned long pfn;
1281 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001282 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001283
1284 /* We don't use vmf->pgoff since that has the fake offset */
1285 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1286 PAGE_SHIFT;
1287
1288 /* Now bind it into the GTT if needed */
1289 mutex_lock(&dev->struct_mutex);
1290 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001291 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001292 if (ret)
1293 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001294
Jesse Barnesde151cf2008-11-12 10:03:55 -08001295 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001296 if (ret)
1297 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001298 }
1299
1300 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001301 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001302 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001303 if (ret)
1304 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001305 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001306
Chris Wilson7d1c4802010-08-07 21:45:03 +01001307 if (i915_gem_object_is_inactive(obj_priv))
1308 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1309
Jesse Barnesde151cf2008-11-12 10:03:55 -08001310 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1311 page_offset;
1312
1313 /* Finally, remap it using the new GTT offset */
1314 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001315unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001316 mutex_unlock(&dev->struct_mutex);
1317
1318 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001319 case 0:
1320 case -ERESTARTSYS:
1321 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001322 case -ENOMEM:
1323 case -EAGAIN:
1324 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001325 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001326 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001327 }
1328}
1329
1330/**
1331 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1332 * @obj: obj in question
1333 *
1334 * GEM memory mapping works by handing back to userspace a fake mmap offset
1335 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1336 * up the object based on the offset and sets up the various memory mapping
1337 * structures.
1338 *
1339 * This routine allocates and attaches a fake offset for @obj.
1340 */
1341static int
1342i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1343{
1344 struct drm_device *dev = obj->dev;
1345 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001346 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001347 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001348 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001349 int ret = 0;
1350
1351 /* Set the object up for mmap'ing */
1352 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001353 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001354 if (!list->map)
1355 return -ENOMEM;
1356
1357 map = list->map;
1358 map->type = _DRM_GEM;
1359 map->size = obj->size;
1360 map->handle = obj;
1361
1362 /* Get a DRM GEM mmap offset allocated... */
1363 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1364 obj->size / PAGE_SIZE, 0, 0);
1365 if (!list->file_offset_node) {
1366 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001367 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001368 goto out_free_list;
1369 }
1370
1371 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1372 obj->size / PAGE_SIZE, 0);
1373 if (!list->file_offset_node) {
1374 ret = -ENOMEM;
1375 goto out_free_list;
1376 }
1377
1378 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001379 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1380 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001381 DRM_ERROR("failed to add to map hash\n");
1382 goto out_free_mm;
1383 }
1384
1385 /* By now we should be all set, any drm_mmap request on the offset
1386 * below will get to our mmap & fault handler */
1387 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1388
1389 return 0;
1390
1391out_free_mm:
1392 drm_mm_put_block(list->file_offset_node);
1393out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001394 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001395
1396 return ret;
1397}
1398
Chris Wilson901782b2009-07-10 08:18:50 +01001399/**
1400 * i915_gem_release_mmap - remove physical page mappings
1401 * @obj: obj in question
1402 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001403 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001404 * relinquish ownership of the pages back to the system.
1405 *
1406 * It is vital that we remove the page mapping if we have mapped a tiled
1407 * object through the GTT and then lose the fence register due to
1408 * resource pressure. Similarly if the object has been moved out of the
1409 * aperture, than pages mapped into userspace must be revoked. Removing the
1410 * mapping will then trigger a page fault on the next user access, allowing
1411 * fixup by i915_gem_fault().
1412 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001413void
Chris Wilson901782b2009-07-10 08:18:50 +01001414i915_gem_release_mmap(struct drm_gem_object *obj)
1415{
1416 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001417 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001418
1419 if (dev->dev_mapping)
1420 unmap_mapping_range(dev->dev_mapping,
1421 obj_priv->mmap_offset, obj->size, 1);
1422}
1423
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001424static void
1425i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1426{
1427 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001428 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001429 struct drm_gem_mm *mm = dev->mm_private;
1430 struct drm_map_list *list;
1431
1432 list = &obj->map_list;
1433 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1434
1435 if (list->file_offset_node) {
1436 drm_mm_put_block(list->file_offset_node);
1437 list->file_offset_node = NULL;
1438 }
1439
1440 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001441 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001442 list->map = NULL;
1443 }
1444
1445 obj_priv->mmap_offset = 0;
1446}
1447
Jesse Barnesde151cf2008-11-12 10:03:55 -08001448/**
1449 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1450 * @obj: object to check
1451 *
1452 * Return the required GTT alignment for an object, taking into account
1453 * potential fence register mapping if needed.
1454 */
1455static uint32_t
1456i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1457{
1458 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001459 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001460 int start, i;
1461
1462 /*
1463 * Minimum alignment is 4k (GTT page size), but might be greater
1464 * if a fence register is needed for the object.
1465 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001466 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001467 return 4096;
1468
1469 /*
1470 * Previous chips need to be aligned to the size of the smallest
1471 * fence register that can contain the object.
1472 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001473 if (INTEL_INFO(dev)->gen == 3)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001474 start = 1024*1024;
1475 else
1476 start = 512*1024;
1477
1478 for (i = start; i < obj->size; i <<= 1)
1479 ;
1480
1481 return i;
1482}
1483
1484/**
1485 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1486 * @dev: DRM device
1487 * @data: GTT mapping ioctl data
1488 * @file_priv: GEM object info
1489 *
1490 * Simply returns the fake offset to userspace so it can mmap it.
1491 * The mmap call will end up in drm_gem_mmap(), which will set things
1492 * up so we can get faults in the handler above.
1493 *
1494 * The fault handler will take care of binding the object into the GTT
1495 * (since it may have been evicted to make room for something), allocating
1496 * a fence register, and mapping the appropriate aperture address into
1497 * userspace.
1498 */
1499int
1500i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1501 struct drm_file *file_priv)
1502{
1503 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001504 struct drm_gem_object *obj;
1505 struct drm_i915_gem_object *obj_priv;
1506 int ret;
1507
1508 if (!(dev->driver->driver_features & DRIVER_GEM))
1509 return -ENODEV;
1510
1511 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1512 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001513 return -ENOENT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001514
Chris Wilson76c1dec2010-09-25 11:22:51 +01001515 ret = i915_mutex_lock_interruptible(dev);
1516 if (ret) {
1517 drm_gem_object_unreference_unlocked(obj);
1518 return ret;
1519 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001520
Daniel Vetter23010e42010-03-08 13:35:02 +01001521 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001522
Chris Wilsonab182822009-09-22 18:46:17 +01001523 if (obj_priv->madv != I915_MADV_WILLNEED) {
1524 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1525 drm_gem_object_unreference(obj);
1526 mutex_unlock(&dev->struct_mutex);
1527 return -EINVAL;
1528 }
1529
1530
Jesse Barnesde151cf2008-11-12 10:03:55 -08001531 if (!obj_priv->mmap_offset) {
1532 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson13af1062009-02-11 14:26:31 +00001533 if (ret) {
1534 drm_gem_object_unreference(obj);
1535 mutex_unlock(&dev->struct_mutex);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001536 return ret;
Chris Wilson13af1062009-02-11 14:26:31 +00001537 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001538 }
1539
1540 args->offset = obj_priv->mmap_offset;
1541
Jesse Barnesde151cf2008-11-12 10:03:55 -08001542 /*
1543 * Pull it into the GTT so that we have a page list (makes the
1544 * initial fault faster and any subsequent flushing possible).
1545 */
1546 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001547 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001548 if (ret) {
1549 drm_gem_object_unreference(obj);
1550 mutex_unlock(&dev->struct_mutex);
1551 return ret;
1552 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001553 }
1554
1555 drm_gem_object_unreference(obj);
1556 mutex_unlock(&dev->struct_mutex);
1557
1558 return 0;
1559}
1560
Chris Wilson5cdf5882010-09-27 15:51:07 +01001561static void
Eric Anholt856fa192009-03-19 14:10:50 -07001562i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001563{
Daniel Vetter23010e42010-03-08 13:35:02 +01001564 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001565 int page_count = obj->size / PAGE_SIZE;
1566 int i;
1567
Eric Anholt856fa192009-03-19 14:10:50 -07001568 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001569 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001570
1571 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001572 return;
1573
Eric Anholt280b7132009-03-12 16:56:27 -07001574 if (obj_priv->tiling_mode != I915_TILING_NONE)
1575 i915_gem_object_save_bit_17_swizzle(obj);
1576
Chris Wilson3ef94da2009-09-14 16:50:29 +01001577 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001578 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001579
1580 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001581 if (obj_priv->dirty)
1582 set_page_dirty(obj_priv->pages[i]);
1583
1584 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001585 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001586
1587 page_cache_release(obj_priv->pages[i]);
1588 }
Eric Anholt673a3942008-07-30 12:06:12 -07001589 obj_priv->dirty = 0;
1590
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001591 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001592 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001593}
1594
Chris Wilsona56ba562010-09-28 10:07:56 +01001595static uint32_t
1596i915_gem_next_request_seqno(struct drm_device *dev,
1597 struct intel_ring_buffer *ring)
1598{
1599 drm_i915_private_t *dev_priv = dev->dev_private;
1600
1601 ring->outstanding_lazy_request = true;
1602 return dev_priv->next_seqno;
1603}
1604
Eric Anholt673a3942008-07-30 12:06:12 -07001605static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001606i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001607 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001608{
Chris Wilsona56ba562010-09-28 10:07:56 +01001609 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001610 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsona56ba562010-09-28 10:07:56 +01001611 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001612
Zou Nan hai852835f2010-05-21 09:08:56 +08001613 BUG_ON(ring == NULL);
1614 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001615
1616 /* Add a reference if we're newly entering the active list. */
1617 if (!obj_priv->active) {
1618 drm_gem_object_reference(obj);
1619 obj_priv->active = 1;
1620 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001621
Eric Anholt673a3942008-07-30 12:06:12 -07001622 /* Move from whatever list we were on to the tail of execution. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001623 list_move_tail(&obj_priv->list, &ring->active_list);
Chris Wilsona56ba562010-09-28 10:07:56 +01001624 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001625}
1626
Eric Anholtce44b0e2008-11-06 16:00:31 -08001627static void
1628i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1629{
1630 struct drm_device *dev = obj->dev;
1631 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001632 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001633
1634 BUG_ON(!obj_priv->active);
1635 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1636 obj_priv->last_rendering_seqno = 0;
1637}
Eric Anholt673a3942008-07-30 12:06:12 -07001638
Chris Wilson963b4832009-09-20 23:03:54 +01001639/* Immediately discard the backing storage */
1640static void
1641i915_gem_object_truncate(struct drm_gem_object *obj)
1642{
Daniel Vetter23010e42010-03-08 13:35:02 +01001643 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001644 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001645
Chris Wilsonae9fed62010-08-07 11:01:30 +01001646 /* Our goal here is to return as much of the memory as
1647 * is possible back to the system as we are called from OOM.
1648 * To do this we must instruct the shmfs to drop all of its
1649 * backing pages, *now*. Here we mirror the actions taken
1650 * when by shmem_delete_inode() to release the backing store.
1651 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001652 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001653 truncate_inode_pages(inode->i_mapping, 0);
1654 if (inode->i_op->truncate_range)
1655 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001656
1657 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001658}
1659
1660static inline int
1661i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1662{
1663 return obj_priv->madv == I915_MADV_DONTNEED;
1664}
1665
Eric Anholt673a3942008-07-30 12:06:12 -07001666static void
1667i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1668{
1669 struct drm_device *dev = obj->dev;
1670 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001671 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001672
Eric Anholt673a3942008-07-30 12:06:12 -07001673 if (obj_priv->pin_count != 0)
Chris Wilsonf13d3f72010-09-20 17:36:15 +01001674 list_move_tail(&obj_priv->list, &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001675 else
1676 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1677
Daniel Vetter99fcb762010-02-07 16:20:18 +01001678 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1679
Eric Anholtce44b0e2008-11-06 16:00:31 -08001680 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001681 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001682 if (obj_priv->active) {
1683 obj_priv->active = 0;
1684 drm_gem_object_unreference(obj);
1685 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001686 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001687}
1688
Chris Wilson92204342010-09-18 11:02:01 +01001689static void
Daniel Vetter63560392010-02-19 11:51:59 +01001690i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001691 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001692 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001693{
1694 drm_i915_private_t *dev_priv = dev->dev_private;
1695 struct drm_i915_gem_object *obj_priv, *next;
1696
1697 list_for_each_entry_safe(obj_priv, next,
1698 &dev_priv->mm.gpu_write_list,
1699 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001700 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001701
Chris Wilson2b6efaa2010-09-14 17:04:02 +01001702 if (obj->write_domain & flush_domains &&
1703 obj_priv->ring == ring) {
Daniel Vetter63560392010-02-19 11:51:59 +01001704 uint32_t old_write_domain = obj->write_domain;
1705
1706 obj->write_domain = 0;
1707 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001708 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001709
1710 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001711 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1712 struct drm_i915_fence_reg *reg =
1713 &dev_priv->fence_regs[obj_priv->fence_reg];
1714 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001715 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001716 }
Daniel Vetter63560392010-02-19 11:51:59 +01001717
1718 trace_i915_gem_object_change_domain(obj,
1719 obj->read_domains,
1720 old_write_domain);
1721 }
1722 }
1723}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001724
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001725uint32_t
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001726i915_add_request(struct drm_device *dev,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001727 struct drm_file *file,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001728 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001729 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001730{
1731 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001732 struct drm_i915_file_private *file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001733 uint32_t seqno;
1734 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001735
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001736 if (file != NULL)
1737 file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001738
Chris Wilson8dc5d142010-08-12 12:36:12 +01001739 if (request == NULL) {
1740 request = kzalloc(sizeof(*request), GFP_KERNEL);
1741 if (request == NULL)
1742 return 0;
1743 }
Eric Anholt673a3942008-07-30 12:06:12 -07001744
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001745 seqno = ring->add_request(dev, ring, 0);
Chris Wilsona56ba562010-09-28 10:07:56 +01001746 ring->outstanding_lazy_request = false;
Eric Anholt673a3942008-07-30 12:06:12 -07001747
1748 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001749 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001750 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001751 was_empty = list_empty(&ring->request_list);
1752 list_add_tail(&request->list, &ring->request_list);
1753
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001754 if (file_priv) {
Chris Wilson1c255952010-09-26 11:03:27 +01001755 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001756 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001757 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001758 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001759 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001760 }
Eric Anholt673a3942008-07-30 12:06:12 -07001761
Ben Gamarif65d9422009-09-14 17:48:44 -04001762 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001763 mod_timer(&dev_priv->hangcheck_timer,
1764 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001765 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001766 queue_delayed_work(dev_priv->wq,
1767 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001768 }
Eric Anholt673a3942008-07-30 12:06:12 -07001769 return seqno;
1770}
1771
1772/**
1773 * Command execution barrier
1774 *
1775 * Ensures that all commands in the ring are finished
1776 * before signalling the CPU
1777 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001778static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001779i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001780{
Eric Anholt673a3942008-07-30 12:06:12 -07001781 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001782
1783 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001784 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001785 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001786
1787 ring->flush(dev, ring,
1788 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001789}
1790
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001791static inline void
1792i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001793{
Chris Wilson1c255952010-09-26 11:03:27 +01001794 struct drm_i915_file_private *file_priv = request->file_priv;
1795
1796 if (!file_priv)
1797 return;
1798
1799 spin_lock(&file_priv->mm.lock);
1800 list_del(&request->client_list);
1801 request->file_priv = NULL;
1802 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001803}
1804
Chris Wilsondfaae392010-09-22 10:31:52 +01001805static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1806 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001807{
Chris Wilsondfaae392010-09-22 10:31:52 +01001808 while (!list_empty(&ring->request_list)) {
1809 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001810
Chris Wilsondfaae392010-09-22 10:31:52 +01001811 request = list_first_entry(&ring->request_list,
1812 struct drm_i915_gem_request,
1813 list);
1814
1815 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001816 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001817 kfree(request);
1818 }
1819
1820 while (!list_empty(&ring->active_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001821 struct drm_i915_gem_object *obj_priv;
1822
Chris Wilsondfaae392010-09-22 10:31:52 +01001823 obj_priv = list_first_entry(&ring->active_list,
1824 struct drm_i915_gem_object,
1825 list);
1826
1827 obj_priv->base.write_domain = 0;
1828 list_del_init(&obj_priv->gpu_write_list);
1829 i915_gem_object_move_to_inactive(&obj_priv->base);
1830 }
1831}
1832
Chris Wilson069efc12010-09-30 16:53:18 +01001833void i915_gem_reset(struct drm_device *dev)
Chris Wilsondfaae392010-09-22 10:31:52 +01001834{
1835 struct drm_i915_private *dev_priv = dev->dev_private;
1836 struct drm_i915_gem_object *obj_priv;
Chris Wilson069efc12010-09-30 16:53:18 +01001837 int i;
Chris Wilsondfaae392010-09-22 10:31:52 +01001838
1839 i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
1840 if (HAS_BSD(dev))
1841 i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
1842
1843 /* Remove anything from the flushing lists. The GPU cache is likely
1844 * to be lost on reset along with the data, so simply move the
1845 * lost bo to the inactive list.
1846 */
1847 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001848 obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
1849 struct drm_i915_gem_object,
1850 list);
1851
1852 obj_priv->base.write_domain = 0;
Chris Wilsondfaae392010-09-22 10:31:52 +01001853 list_del_init(&obj_priv->gpu_write_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001854 i915_gem_object_move_to_inactive(&obj_priv->base);
1855 }
Chris Wilson9375e442010-09-19 12:21:28 +01001856
Chris Wilsondfaae392010-09-22 10:31:52 +01001857 /* Move everything out of the GPU domains to ensure we do any
1858 * necessary invalidation upon reuse.
1859 */
Chris Wilson77f01232010-09-19 12:31:36 +01001860 list_for_each_entry(obj_priv,
1861 &dev_priv->mm.inactive_list,
1862 list)
1863 {
1864 obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1865 }
Chris Wilson069efc12010-09-30 16:53:18 +01001866
1867 /* The fence registers are invalidated so clear them out */
1868 for (i = 0; i < 16; i++) {
1869 struct drm_i915_fence_reg *reg;
1870
1871 reg = &dev_priv->fence_regs[i];
1872 if (!reg->obj)
1873 continue;
1874
1875 i915_gem_clear_fence_reg(reg->obj);
1876 }
Chris Wilson77f01232010-09-19 12:31:36 +01001877}
1878
Eric Anholt673a3942008-07-30 12:06:12 -07001879/**
1880 * This function clears the request list as sequence numbers are passed.
1881 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001882static void
1883i915_gem_retire_requests_ring(struct drm_device *dev,
1884 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001885{
1886 drm_i915_private_t *dev_priv = dev->dev_private;
1887 uint32_t seqno;
1888
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001889 if (!ring->status_page.page_addr ||
1890 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001891 return;
1892
Chris Wilson23bc5982010-09-29 16:10:57 +01001893 WARN_ON(i915_verify_lists(dev));
1894
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001895 seqno = ring->get_seqno(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001896 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001897 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001898
Zou Nan hai852835f2010-05-21 09:08:56 +08001899 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001900 struct drm_i915_gem_request,
1901 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001902
Chris Wilsondfaae392010-09-22 10:31:52 +01001903 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001904 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001905
1906 trace_i915_gem_request_retire(dev, request->seqno);
1907
1908 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001909 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001910 kfree(request);
1911 }
1912
1913 /* Move any buffers on the active list that are no longer referenced
1914 * by the ringbuffer to the flushing/inactive lists as appropriate.
1915 */
1916 while (!list_empty(&ring->active_list)) {
1917 struct drm_gem_object *obj;
1918 struct drm_i915_gem_object *obj_priv;
1919
1920 obj_priv = list_first_entry(&ring->active_list,
1921 struct drm_i915_gem_object,
1922 list);
1923
Chris Wilsondfaae392010-09-22 10:31:52 +01001924 if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001925 break;
1926
1927 obj = &obj_priv->base;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001928 if (obj->write_domain != 0)
1929 i915_gem_object_move_to_flushing(obj);
1930 else
1931 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001932 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001933
1934 if (unlikely (dev_priv->trace_irq_seqno &&
1935 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001936 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001937 dev_priv->trace_irq_seqno = 0;
1938 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001939
1940 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001941}
1942
1943void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001944i915_gem_retire_requests(struct drm_device *dev)
1945{
1946 drm_i915_private_t *dev_priv = dev->dev_private;
1947
Chris Wilsonbe726152010-07-23 23:18:50 +01001948 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1949 struct drm_i915_gem_object *obj_priv, *tmp;
1950
1951 /* We must be careful that during unbind() we do not
1952 * accidentally infinitely recurse into retire requests.
1953 * Currently:
1954 * retire -> free -> unbind -> wait -> retire_ring
1955 */
1956 list_for_each_entry_safe(obj_priv, tmp,
1957 &dev_priv->mm.deferred_free_list,
1958 list)
1959 i915_gem_free_object_tail(&obj_priv->base);
1960 }
1961
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001962 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1963 if (HAS_BSD(dev))
1964 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1965}
1966
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001967static void
Eric Anholt673a3942008-07-30 12:06:12 -07001968i915_gem_retire_work_handler(struct work_struct *work)
1969{
1970 drm_i915_private_t *dev_priv;
1971 struct drm_device *dev;
1972
1973 dev_priv = container_of(work, drm_i915_private_t,
1974 mm.retire_work.work);
1975 dev = dev_priv->dev;
1976
Chris Wilson891b48c2010-09-29 12:26:37 +01001977 /* Come back later if the device is busy... */
1978 if (!mutex_trylock(&dev->struct_mutex)) {
1979 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1980 return;
1981 }
1982
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001983 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001984
Keith Packard6dbe2772008-10-14 21:41:13 -07001985 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001986 (!list_empty(&dev_priv->render_ring.request_list) ||
1987 (HAS_BSD(dev) &&
1988 !list_empty(&dev_priv->bsd_ring.request_list))))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001989 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001990 mutex_unlock(&dev->struct_mutex);
1991}
1992
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001993int
Zou Nan hai852835f2010-05-21 09:08:56 +08001994i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001995 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001996{
1997 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001998 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001999 int ret = 0;
2000
2001 BUG_ON(seqno == 0);
2002
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002003 if (atomic_read(&dev_priv->mm.wedged))
2004 return -EAGAIN;
2005
Chris Wilsona56ba562010-09-28 10:07:56 +01002006 if (ring->outstanding_lazy_request) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01002007 seqno = i915_add_request(dev, NULL, NULL, ring);
Daniel Vettere35a41d2010-02-11 22:13:59 +01002008 if (seqno == 0)
2009 return -ENOMEM;
2010 }
Chris Wilsona56ba562010-09-28 10:07:56 +01002011 BUG_ON(seqno == dev_priv->next_seqno);
Daniel Vettere35a41d2010-02-11 22:13:59 +01002012
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002013 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07002014 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002015 ier = I915_READ(DEIER) | I915_READ(GTIER);
2016 else
2017 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002018 if (!ier) {
2019 DRM_ERROR("something (likely vbetool) disabled "
2020 "interrupts, re-enabling\n");
2021 i915_driver_irq_preinstall(dev);
2022 i915_driver_irq_postinstall(dev);
2023 }
2024
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002025 trace_i915_gem_request_wait_begin(dev, seqno);
2026
Zou Nan hai852835f2010-05-21 09:08:56 +08002027 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002028 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002029 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08002030 ret = wait_event_interruptible(ring->irq_queue,
2031 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002032 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002033 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002034 else
Zou Nan hai852835f2010-05-21 09:08:56 +08002035 wait_event(ring->irq_queue,
2036 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002037 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002038 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002039
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002040 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002041 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002042
2043 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002044 }
Ben Gamariba1234d2009-09-14 17:48:47 -04002045 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002046 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07002047
2048 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01002049 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002050 __func__, ret, seqno, ring->get_seqno(dev, ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01002051 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002052
2053 /* Directly dispatch request retiring. While we have the work queue
2054 * to handle this, the waiter on a request often wants an associated
2055 * buffer to have made it to the inactive list, and we would need
2056 * a separate wait queue to handle that.
2057 */
2058 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002059 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002060
2061 return ret;
2062}
2063
Daniel Vetter48764bf2009-09-15 22:57:32 +02002064/**
2065 * Waits for a sequence number to be signaled, and cleans up the
2066 * request and object lists appropriately for that event.
2067 */
2068static int
Zou Nan hai852835f2010-05-21 09:08:56 +08002069i915_wait_request(struct drm_device *dev, uint32_t seqno,
Chris Wilsona56ba562010-09-28 10:07:56 +01002070 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02002071{
Zou Nan hai852835f2010-05-21 09:08:56 +08002072 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002073}
2074
Chris Wilson20f0cd52010-09-23 11:00:38 +01002075static void
Chris Wilson92204342010-09-18 11:02:01 +01002076i915_gem_flush_ring(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002077 struct drm_file *file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002078 struct intel_ring_buffer *ring,
2079 uint32_t invalidate_domains,
2080 uint32_t flush_domains)
2081{
2082 ring->flush(dev, ring, invalidate_domains, flush_domains);
2083 i915_gem_process_flushing_list(dev, flush_domains, ring);
2084}
2085
2086static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002087i915_gem_flush(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002088 struct drm_file *file_priv,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002089 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01002090 uint32_t flush_domains,
2091 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002092{
2093 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01002094
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002095 if (flush_domains & I915_GEM_DOMAIN_CPU)
2096 drm_agp_chipset_flush(dev);
Daniel Vetter8bff9172010-02-11 22:19:40 +01002097
Chris Wilson92204342010-09-18 11:02:01 +01002098 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
2099 if (flush_rings & RING_RENDER)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002100 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002101 &dev_priv->render_ring,
2102 invalidate_domains, flush_domains);
2103 if (flush_rings & RING_BSD)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002104 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002105 &dev_priv->bsd_ring,
2106 invalidate_domains, flush_domains);
2107 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002108}
2109
Eric Anholt673a3942008-07-30 12:06:12 -07002110/**
2111 * Ensures that all rendering to the object has completed and the object is
2112 * safe to unbind from the GTT or access from the CPU.
2113 */
2114static int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002115i915_gem_object_wait_rendering(struct drm_gem_object *obj,
2116 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07002117{
2118 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002119 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002120 int ret;
2121
Eric Anholte47c68e2008-11-14 13:35:19 -08002122 /* This function only exists to support waiting for existing rendering,
2123 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002124 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002125 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002126
2127 /* If there is rendering queued on the buffer being evicted, wait for
2128 * it.
2129 */
2130 if (obj_priv->active) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002131 ret = i915_do_wait_request(dev,
2132 obj_priv->last_rendering_seqno,
2133 interruptible,
2134 obj_priv->ring);
2135 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002136 return ret;
2137 }
2138
2139 return 0;
2140}
2141
2142/**
2143 * Unbinds an object from the GTT aperture.
2144 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002145int
Eric Anholt673a3942008-07-30 12:06:12 -07002146i915_gem_object_unbind(struct drm_gem_object *obj)
2147{
2148 struct drm_device *dev = obj->dev;
Chris Wilson73aa8082010-09-30 11:46:12 +01002149 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002150 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002151 int ret = 0;
2152
Eric Anholt673a3942008-07-30 12:06:12 -07002153 if (obj_priv->gtt_space == NULL)
2154 return 0;
2155
2156 if (obj_priv->pin_count != 0) {
2157 DRM_ERROR("Attempting to unbind pinned buffer\n");
2158 return -EINVAL;
2159 }
2160
Eric Anholt5323fd02009-09-09 11:50:45 -07002161 /* blow away mappings if mapped through GTT */
2162 i915_gem_release_mmap(obj);
2163
Eric Anholt673a3942008-07-30 12:06:12 -07002164 /* Move the object to the CPU domain to ensure that
2165 * any possible CPU writes while it's not in the GTT
2166 * are flushed when we go to remap it. This will
2167 * also ensure that all pending GPU writes are finished
2168 * before we unbind.
2169 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002170 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002171 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002172 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002173 /* Continue on if we fail due to EIO, the GPU is hung so we
2174 * should be safe and we need to cleanup or else we might
2175 * cause memory corruption through use-after-free.
2176 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002177 if (ret) {
2178 i915_gem_clflush_object(obj);
2179 obj->read_domains = obj->write_domain = I915_GEM_DOMAIN_CPU;
2180 }
Eric Anholt673a3942008-07-30 12:06:12 -07002181
Daniel Vetter96b47b62009-12-15 17:50:00 +01002182 /* release the fence reg _after_ flushing */
2183 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2184 i915_gem_clear_fence_reg(obj);
2185
Chris Wilson73aa8082010-09-30 11:46:12 +01002186 drm_unbind_agp(obj_priv->agp_mem);
2187 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002188
Eric Anholt856fa192009-03-19 14:10:50 -07002189 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002190 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002191
Chris Wilson73aa8082010-09-30 11:46:12 +01002192 i915_gem_info_remove_gtt(dev_priv, obj->size);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01002193 list_del_init(&obj_priv->list);
Eric Anholt673a3942008-07-30 12:06:12 -07002194
Chris Wilson73aa8082010-09-30 11:46:12 +01002195 drm_mm_put_block(obj_priv->gtt_space);
2196 obj_priv->gtt_space = NULL;
2197
Chris Wilson963b4832009-09-20 23:03:54 +01002198 if (i915_gem_object_is_purgeable(obj_priv))
2199 i915_gem_object_truncate(obj);
2200
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002201 trace_i915_gem_object_unbind(obj);
2202
Chris Wilson8dc17752010-07-23 23:18:51 +01002203 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002204}
2205
Chris Wilsona56ba562010-09-28 10:07:56 +01002206static int i915_ring_idle(struct drm_device *dev,
2207 struct intel_ring_buffer *ring)
2208{
2209 i915_gem_flush_ring(dev, NULL, ring,
2210 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2211 return i915_wait_request(dev,
2212 i915_gem_next_request_seqno(dev, ring),
2213 ring);
2214}
2215
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002216int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002217i915_gpu_idle(struct drm_device *dev)
2218{
2219 drm_i915_private_t *dev_priv = dev->dev_private;
2220 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002221 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002222
Zou Nan haid1b851f2010-05-21 09:08:57 +08002223 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2224 list_empty(&dev_priv->render_ring.active_list) &&
2225 (!HAS_BSD(dev) ||
2226 list_empty(&dev_priv->bsd_ring.active_list)));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002227 if (lists_empty)
2228 return 0;
2229
2230 /* Flush everything onto the inactive list. */
Chris Wilsona56ba562010-09-28 10:07:56 +01002231 ret = i915_ring_idle(dev, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002232 if (ret)
2233 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002234
2235 if (HAS_BSD(dev)) {
Chris Wilsona56ba562010-09-28 10:07:56 +01002236 ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002237 if (ret)
2238 return ret;
2239 }
2240
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002241 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002242}
2243
Chris Wilson5cdf5882010-09-27 15:51:07 +01002244static int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002245i915_gem_object_get_pages(struct drm_gem_object *obj,
2246 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002247{
Daniel Vetter23010e42010-03-08 13:35:02 +01002248 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002249 int page_count, i;
2250 struct address_space *mapping;
2251 struct inode *inode;
2252 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002253
Daniel Vetter778c3542010-05-13 11:49:44 +02002254 BUG_ON(obj_priv->pages_refcount
2255 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2256
Eric Anholt856fa192009-03-19 14:10:50 -07002257 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002258 return 0;
2259
2260 /* Get the list of pages out of our struct file. They'll be pinned
2261 * at this point until we release them.
2262 */
2263 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002264 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002265 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002266 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002267 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002268 return -ENOMEM;
2269 }
2270
2271 inode = obj->filp->f_path.dentry->d_inode;
2272 mapping = inode->i_mapping;
2273 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002274 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002275 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002276 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002277 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002278 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002279 if (IS_ERR(page))
2280 goto err_pages;
2281
Eric Anholt856fa192009-03-19 14:10:50 -07002282 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002283 }
Eric Anholt280b7132009-03-12 16:56:27 -07002284
2285 if (obj_priv->tiling_mode != I915_TILING_NONE)
2286 i915_gem_object_do_bit_17_swizzle(obj);
2287
Eric Anholt673a3942008-07-30 12:06:12 -07002288 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002289
2290err_pages:
2291 while (i--)
2292 page_cache_release(obj_priv->pages[i]);
2293
2294 drm_free_large(obj_priv->pages);
2295 obj_priv->pages = NULL;
2296 obj_priv->pages_refcount--;
2297 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002298}
2299
Eric Anholt4e901fd2009-10-26 16:44:17 -07002300static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2301{
2302 struct drm_gem_object *obj = reg->obj;
2303 struct drm_device *dev = obj->dev;
2304 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002305 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002306 int regnum = obj_priv->fence_reg;
2307 uint64_t val;
2308
2309 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2310 0xfffff000) << 32;
2311 val |= obj_priv->gtt_offset & 0xfffff000;
2312 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2313 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2314
2315 if (obj_priv->tiling_mode == I915_TILING_Y)
2316 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2317 val |= I965_FENCE_REG_VALID;
2318
2319 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2320}
2321
Jesse Barnesde151cf2008-11-12 10:03:55 -08002322static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2323{
2324 struct drm_gem_object *obj = reg->obj;
2325 struct drm_device *dev = obj->dev;
2326 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002327 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002328 int regnum = obj_priv->fence_reg;
2329 uint64_t val;
2330
2331 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2332 0xfffff000) << 32;
2333 val |= obj_priv->gtt_offset & 0xfffff000;
2334 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2335 if (obj_priv->tiling_mode == I915_TILING_Y)
2336 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2337 val |= I965_FENCE_REG_VALID;
2338
2339 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2340}
2341
2342static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2343{
2344 struct drm_gem_object *obj = reg->obj;
2345 struct drm_device *dev = obj->dev;
2346 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002347 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002348 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002349 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002350 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002351 uint32_t pitch_val;
2352
2353 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2354 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002355 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002356 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002357 return;
2358 }
2359
Jesse Barnes0f973f22009-01-26 17:10:45 -08002360 if (obj_priv->tiling_mode == I915_TILING_Y &&
2361 HAS_128_BYTE_Y_TILING(dev))
2362 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002363 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002364 tile_width = 512;
2365
2366 /* Note: pitch better be a power of two tile widths */
2367 pitch_val = obj_priv->stride / tile_width;
2368 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002369
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002370 if (obj_priv->tiling_mode == I915_TILING_Y &&
2371 HAS_128_BYTE_Y_TILING(dev))
2372 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2373 else
2374 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2375
Jesse Barnesde151cf2008-11-12 10:03:55 -08002376 val = obj_priv->gtt_offset;
2377 if (obj_priv->tiling_mode == I915_TILING_Y)
2378 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2379 val |= I915_FENCE_SIZE_BITS(obj->size);
2380 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2381 val |= I830_FENCE_REG_VALID;
2382
Eric Anholtdc529a42009-03-10 22:34:49 -07002383 if (regnum < 8)
2384 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2385 else
2386 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2387 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002388}
2389
2390static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2391{
2392 struct drm_gem_object *obj = reg->obj;
2393 struct drm_device *dev = obj->dev;
2394 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002395 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002396 int regnum = obj_priv->fence_reg;
2397 uint32_t val;
2398 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002399 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002400
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002401 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002402 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002403 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002404 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002405 return;
2406 }
2407
Eric Anholte76a16d2009-05-26 17:44:56 -07002408 pitch_val = obj_priv->stride / 128;
2409 pitch_val = ffs(pitch_val) - 1;
2410 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2411
Jesse Barnesde151cf2008-11-12 10:03:55 -08002412 val = obj_priv->gtt_offset;
2413 if (obj_priv->tiling_mode == I915_TILING_Y)
2414 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002415 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2416 WARN_ON(fence_size_bits & ~0x00000f00);
2417 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002418 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2419 val |= I830_FENCE_REG_VALID;
2420
2421 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002422}
2423
Chris Wilson2cf34d72010-09-14 13:03:28 +01002424static int i915_find_fence_reg(struct drm_device *dev,
2425 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002426{
2427 struct drm_i915_fence_reg *reg = NULL;
2428 struct drm_i915_gem_object *obj_priv = NULL;
2429 struct drm_i915_private *dev_priv = dev->dev_private;
2430 struct drm_gem_object *obj = NULL;
2431 int i, avail, ret;
2432
2433 /* First try to find a free reg */
2434 avail = 0;
2435 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2436 reg = &dev_priv->fence_regs[i];
2437 if (!reg->obj)
2438 return i;
2439
Daniel Vetter23010e42010-03-08 13:35:02 +01002440 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002441 if (!obj_priv->pin_count)
2442 avail++;
2443 }
2444
2445 if (avail == 0)
2446 return -ENOSPC;
2447
2448 /* None available, try to steal one or wait for a user to finish */
2449 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002450 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2451 lru_list) {
2452 obj = reg->obj;
2453 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002454
2455 if (obj_priv->pin_count)
2456 continue;
2457
2458 /* found one! */
2459 i = obj_priv->fence_reg;
2460 break;
2461 }
2462
2463 BUG_ON(i == I915_FENCE_REG_NONE);
2464
2465 /* We only have a reference on obj from the active list. put_fence_reg
2466 * might drop that one, causing a use-after-free in it. So hold a
2467 * private reference to obj like the other callers of put_fence_reg
2468 * (set_tiling ioctl) do. */
2469 drm_gem_object_reference(obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002470 ret = i915_gem_object_put_fence_reg(obj, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002471 drm_gem_object_unreference(obj);
2472 if (ret != 0)
2473 return ret;
2474
2475 return i;
2476}
2477
Jesse Barnesde151cf2008-11-12 10:03:55 -08002478/**
2479 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2480 * @obj: object to map through a fence reg
2481 *
2482 * When mapping objects through the GTT, userspace wants to be able to write
2483 * to them without having to worry about swizzling if the object is tiled.
2484 *
2485 * This function walks the fence regs looking for a free one for @obj,
2486 * stealing one if it can't find any.
2487 *
2488 * It then sets up the reg based on the object's properties: address, pitch
2489 * and tiling format.
2490 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002491int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002492i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2493 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002494{
2495 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002496 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002497 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002498 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002499 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002500
Eric Anholta09ba7f2009-08-29 12:49:51 -07002501 /* Just update our place in the LRU if our fence is getting used. */
2502 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002503 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2504 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002505 return 0;
2506 }
2507
Jesse Barnesde151cf2008-11-12 10:03:55 -08002508 switch (obj_priv->tiling_mode) {
2509 case I915_TILING_NONE:
2510 WARN(1, "allocating a fence for non-tiled object?\n");
2511 break;
2512 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002513 if (!obj_priv->stride)
2514 return -EINVAL;
2515 WARN((obj_priv->stride & (512 - 1)),
2516 "object 0x%08x is X tiled but has non-512B pitch\n",
2517 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002518 break;
2519 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002520 if (!obj_priv->stride)
2521 return -EINVAL;
2522 WARN((obj_priv->stride & (128 - 1)),
2523 "object 0x%08x is Y tiled but has non-128B pitch\n",
2524 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002525 break;
2526 }
2527
Chris Wilson2cf34d72010-09-14 13:03:28 +01002528 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002529 if (ret < 0)
2530 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002531
Daniel Vetterae3db242010-02-19 11:51:58 +01002532 obj_priv->fence_reg = ret;
2533 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002534 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002535
Jesse Barnesde151cf2008-11-12 10:03:55 -08002536 reg->obj = obj;
2537
Chris Wilsone259bef2010-09-17 00:32:02 +01002538 switch (INTEL_INFO(dev)->gen) {
2539 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002540 sandybridge_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002541 break;
2542 case 5:
2543 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002544 i965_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002545 break;
2546 case 3:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002547 i915_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002548 break;
2549 case 2:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002550 i830_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002551 break;
2552 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002553
Daniel Vetterae3db242010-02-19 11:51:58 +01002554 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2555 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002556
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002557 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002558}
2559
2560/**
2561 * i915_gem_clear_fence_reg - clear out fence register info
2562 * @obj: object to clear
2563 *
2564 * Zeroes out the fence register itself and clears out the associated
2565 * data structures in dev_priv and obj_priv.
2566 */
2567static void
2568i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2569{
2570 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002571 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002572 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002573 struct drm_i915_fence_reg *reg =
2574 &dev_priv->fence_regs[obj_priv->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002575 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002576
Chris Wilsone259bef2010-09-17 00:32:02 +01002577 switch (INTEL_INFO(dev)->gen) {
2578 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002579 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2580 (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002581 break;
2582 case 5:
2583 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002584 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002585 break;
2586 case 3:
Chris Wilson9b74f732010-09-22 19:10:44 +01002587 if (obj_priv->fence_reg >= 8)
Chris Wilsone259bef2010-09-17 00:32:02 +01002588 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002589 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002590 case 2:
2591 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002592
2593 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002594 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002595 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002596
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002597 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002598 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002599 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002600}
2601
Eric Anholt673a3942008-07-30 12:06:12 -07002602/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002603 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2604 * to the buffer to finish, and then resets the fence register.
2605 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002606 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002607 *
2608 * Zeroes out the fence register itself and clears out the associated
2609 * data structures in dev_priv and obj_priv.
2610 */
2611int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002612i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2613 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002614{
2615 struct drm_device *dev = obj->dev;
Chris Wilson53640e12010-09-20 11:40:50 +01002616 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002617 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson53640e12010-09-20 11:40:50 +01002618 struct drm_i915_fence_reg *reg;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002619
2620 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2621 return 0;
2622
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002623 /* If we've changed tiling, GTT-mappings of the object
2624 * need to re-fault to ensure that the correct fence register
2625 * setup is in place.
2626 */
2627 i915_gem_release_mmap(obj);
2628
Chris Wilson52dc7d32009-06-06 09:46:01 +01002629 /* On the i915, GPU access to tiled buffers is via a fence,
2630 * therefore we must wait for any outstanding access to complete
2631 * before clearing the fence.
2632 */
Chris Wilson53640e12010-09-20 11:40:50 +01002633 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2634 if (reg->gpu) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002635 int ret;
2636
Chris Wilson2cf34d72010-09-14 13:03:28 +01002637 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002638 if (ret)
2639 return ret;
2640
Chris Wilson2cf34d72010-09-14 13:03:28 +01002641 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002642 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002643 return ret;
Chris Wilson53640e12010-09-20 11:40:50 +01002644
2645 reg->gpu = false;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002646 }
2647
Daniel Vetter4a726612010-02-01 13:59:16 +01002648 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002649 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002650
2651 return 0;
2652}
2653
2654/**
Eric Anholt673a3942008-07-30 12:06:12 -07002655 * Finds free space in the GTT aperture and binds the object there.
2656 */
2657static int
2658i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2659{
2660 struct drm_device *dev = obj->dev;
2661 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002662 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002663 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002664 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002665 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002666
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002667 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002668 DRM_ERROR("Attempting to bind a purgeable object\n");
2669 return -EINVAL;
2670 }
2671
Eric Anholt673a3942008-07-30 12:06:12 -07002672 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002673 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002674 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002675 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2676 return -EINVAL;
2677 }
2678
Chris Wilson654fc602010-05-27 13:18:21 +01002679 /* If the object is bigger than the entire aperture, reject it early
2680 * before evicting everything in a vain attempt to find space.
2681 */
Chris Wilson73aa8082010-09-30 11:46:12 +01002682 if (obj->size > dev_priv->mm.gtt_total) {
Chris Wilson654fc602010-05-27 13:18:21 +01002683 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2684 return -E2BIG;
2685 }
2686
Eric Anholt673a3942008-07-30 12:06:12 -07002687 search_free:
2688 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2689 obj->size, alignment, 0);
2690 if (free_space != NULL) {
2691 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2692 alignment);
Daniel Vetterdb3307a2010-07-02 15:02:12 +01002693 if (obj_priv->gtt_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002694 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Eric Anholt673a3942008-07-30 12:06:12 -07002695 }
2696 if (obj_priv->gtt_space == NULL) {
2697 /* If the gtt is empty and we're still having trouble
2698 * fitting our object in, we're out of memory.
2699 */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002700 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002701 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002702 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002703
Eric Anholt673a3942008-07-30 12:06:12 -07002704 goto search_free;
2705 }
2706
Chris Wilson4bdadb92010-01-27 13:36:32 +00002707 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002708 if (ret) {
2709 drm_mm_put_block(obj_priv->gtt_space);
2710 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002711
2712 if (ret == -ENOMEM) {
2713 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002714 ret = i915_gem_evict_something(dev, obj->size,
2715 alignment);
Chris Wilson07f73f62009-09-14 16:50:30 +01002716 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002717 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002718 if (gfpmask) {
2719 gfpmask = 0;
2720 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002721 }
2722
2723 return ret;
2724 }
2725
2726 goto search_free;
2727 }
2728
Eric Anholt673a3942008-07-30 12:06:12 -07002729 return ret;
2730 }
2731
Eric Anholt673a3942008-07-30 12:06:12 -07002732 /* Create an AGP memory structure pointing at our pages, and bind it
2733 * into the GTT.
2734 */
2735 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002736 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002737 obj->size >> PAGE_SHIFT,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002738 obj_priv->gtt_offset,
2739 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002740 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002741 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002742 drm_mm_put_block(obj_priv->gtt_space);
2743 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002744
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002745 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002746 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002747 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002748
2749 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002750 }
Eric Anholt673a3942008-07-30 12:06:12 -07002751
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002752 /* keep track of bounds object by adding it to the inactive list */
2753 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
Chris Wilson73aa8082010-09-30 11:46:12 +01002754 i915_gem_info_add_gtt(dev_priv, obj->size);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002755
Eric Anholt673a3942008-07-30 12:06:12 -07002756 /* Assert that the object is not currently in any GPU domain. As it
2757 * wasn't in the GTT, there shouldn't be any way it could have been in
2758 * a GPU cache
2759 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002760 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2761 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002762
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002763 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2764
Eric Anholt673a3942008-07-30 12:06:12 -07002765 return 0;
2766}
2767
2768void
2769i915_gem_clflush_object(struct drm_gem_object *obj)
2770{
Daniel Vetter23010e42010-03-08 13:35:02 +01002771 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002772
2773 /* If we don't have a page list set up, then we're not pinned
2774 * to GPU, and we can ignore the cache flush because it'll happen
2775 * again at bind time.
2776 */
Eric Anholt856fa192009-03-19 14:10:50 -07002777 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002778 return;
2779
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002780 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002781
Eric Anholt856fa192009-03-19 14:10:50 -07002782 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002783}
2784
Eric Anholte47c68e2008-11-14 13:35:19 -08002785/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002786static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002787i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2788 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002789{
2790 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002791 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002792
2793 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002794 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002795
2796 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002797 old_write_domain = obj->write_domain;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002798 i915_gem_flush_ring(dev, NULL,
Chris Wilson92204342010-09-18 11:02:01 +01002799 to_intel_bo(obj)->ring,
2800 0, obj->write_domain);
Chris Wilson48b956c2010-09-14 12:50:34 +01002801 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002802
2803 trace_i915_gem_object_change_domain(obj,
2804 obj->read_domains,
2805 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002806
2807 if (pipelined)
2808 return 0;
2809
Chris Wilson2cf34d72010-09-14 13:03:28 +01002810 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002811}
2812
2813/** Flushes the GTT write domain for the object if it's dirty. */
2814static void
2815i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2816{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002817 uint32_t old_write_domain;
2818
Eric Anholte47c68e2008-11-14 13:35:19 -08002819 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2820 return;
2821
2822 /* No actual flushing is required for the GTT write domain. Writes
2823 * to it immediately go to main memory as far as we know, so there's
2824 * no chipset flush. It also doesn't land in render cache.
2825 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002826 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002827 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002828
2829 trace_i915_gem_object_change_domain(obj,
2830 obj->read_domains,
2831 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002832}
2833
2834/** Flushes the CPU write domain for the object if it's dirty. */
2835static void
2836i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2837{
2838 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002839 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002840
2841 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2842 return;
2843
2844 i915_gem_clflush_object(obj);
2845 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002846 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002847 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002848
2849 trace_i915_gem_object_change_domain(obj,
2850 obj->read_domains,
2851 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002852}
2853
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002854/**
2855 * Moves a single object to the GTT read, and possibly write domain.
2856 *
2857 * This function returns when the move is complete, including waiting on
2858 * flushes to occur.
2859 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002860int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002861i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2862{
Daniel Vetter23010e42010-03-08 13:35:02 +01002863 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002864 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002865 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002866
Eric Anholt02354392008-11-26 13:58:13 -08002867 /* Not valid to be called on unbound objects. */
2868 if (obj_priv->gtt_space == NULL)
2869 return -EINVAL;
2870
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002871 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002872 if (ret != 0)
2873 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002874
Chris Wilson72133422010-09-13 23:56:38 +01002875 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002876
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002877 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002878 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002879 if (ret)
2880 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002881 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002882
Chris Wilson72133422010-09-13 23:56:38 +01002883 old_write_domain = obj->write_domain;
2884 old_read_domains = obj->read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002885
2886 /* It should now be out of any other write domains, and we can update
2887 * the domain values for our changes.
2888 */
2889 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2890 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002891 if (write) {
Chris Wilson72133422010-09-13 23:56:38 +01002892 obj->read_domains = I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002893 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002894 obj_priv->dirty = 1;
2895 }
2896
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002897 trace_i915_gem_object_change_domain(obj,
2898 old_read_domains,
2899 old_write_domain);
2900
Eric Anholte47c68e2008-11-14 13:35:19 -08002901 return 0;
2902}
2903
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002904/*
2905 * Prepare buffer for display plane. Use uninterruptible for possible flush
2906 * wait, as in modesetting process we're not supposed to be interrupted.
2907 */
2908int
Chris Wilson48b956c2010-09-14 12:50:34 +01002909i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2910 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002911{
Daniel Vetter23010e42010-03-08 13:35:02 +01002912 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002913 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002914 int ret;
2915
2916 /* Not valid to be called on unbound objects. */
2917 if (obj_priv->gtt_space == NULL)
2918 return -EINVAL;
2919
Chris Wilsonced270f2010-09-26 22:47:46 +01002920 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01002921 if (ret)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002922 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002923
Chris Wilsonced270f2010-09-26 22:47:46 +01002924 /* Currently, we are always called from an non-interruptible context. */
2925 if (!pipelined) {
2926 ret = i915_gem_object_wait_rendering(obj, false);
2927 if (ret)
2928 return ret;
2929 }
2930
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002931 i915_gem_object_flush_cpu_write_domain(obj);
2932
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002933 old_read_domains = obj->read_domains;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002934 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002935
2936 trace_i915_gem_object_change_domain(obj,
2937 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002938 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002939
2940 return 0;
2941}
2942
Eric Anholte47c68e2008-11-14 13:35:19 -08002943/**
2944 * Moves a single object to the CPU read, and possibly write domain.
2945 *
2946 * This function returns when the move is complete, including waiting on
2947 * flushes to occur.
2948 */
2949static int
2950i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2951{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002952 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002953 int ret;
2954
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002955 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002956 if (ret != 0)
2957 return ret;
2958
2959 i915_gem_object_flush_gtt_write_domain(obj);
2960
2961 /* If we have a partially-valid cache of the object in the CPU,
2962 * finish invalidating it and free the per-page flags.
2963 */
2964 i915_gem_object_set_to_full_cpu_read_domain(obj);
2965
Chris Wilson72133422010-09-13 23:56:38 +01002966 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002967 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01002968 if (ret)
2969 return ret;
2970 }
2971
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002972 old_write_domain = obj->write_domain;
2973 old_read_domains = obj->read_domains;
2974
Eric Anholte47c68e2008-11-14 13:35:19 -08002975 /* Flush the CPU cache if it's still invalid. */
2976 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2977 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002978
2979 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2980 }
2981
2982 /* It should now be out of any other write domains, and we can update
2983 * the domain values for our changes.
2984 */
2985 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2986
2987 /* If we're writing through the CPU, then the GPU read domains will
2988 * need to be invalidated at next use.
2989 */
2990 if (write) {
Chris Wilsonc78ec302010-09-20 12:50:23 +01002991 obj->read_domains = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002992 obj->write_domain = I915_GEM_DOMAIN_CPU;
2993 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002994
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002995 trace_i915_gem_object_change_domain(obj,
2996 old_read_domains,
2997 old_write_domain);
2998
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002999 return 0;
3000}
3001
Eric Anholt673a3942008-07-30 12:06:12 -07003002/*
3003 * Set the next domain for the specified object. This
3004 * may not actually perform the necessary flushing/invaliding though,
3005 * as that may want to be batched with other set_domain operations
3006 *
3007 * This is (we hope) the only really tricky part of gem. The goal
3008 * is fairly simple -- track which caches hold bits of the object
3009 * and make sure they remain coherent. A few concrete examples may
3010 * help to explain how it works. For shorthand, we use the notation
3011 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
3012 * a pair of read and write domain masks.
3013 *
3014 * Case 1: the batch buffer
3015 *
3016 * 1. Allocated
3017 * 2. Written by CPU
3018 * 3. Mapped to GTT
3019 * 4. Read by GPU
3020 * 5. Unmapped from GTT
3021 * 6. Freed
3022 *
3023 * Let's take these a step at a time
3024 *
3025 * 1. Allocated
3026 * Pages allocated from the kernel may still have
3027 * cache contents, so we set them to (CPU, CPU) always.
3028 * 2. Written by CPU (using pwrite)
3029 * The pwrite function calls set_domain (CPU, CPU) and
3030 * this function does nothing (as nothing changes)
3031 * 3. Mapped by GTT
3032 * This function asserts that the object is not
3033 * currently in any GPU-based read or write domains
3034 * 4. Read by GPU
3035 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
3036 * As write_domain is zero, this function adds in the
3037 * current read domains (CPU+COMMAND, 0).
3038 * flush_domains is set to CPU.
3039 * invalidate_domains is set to COMMAND
3040 * clflush is run to get data out of the CPU caches
3041 * then i915_dev_set_domain calls i915_gem_flush to
3042 * emit an MI_FLUSH and drm_agp_chipset_flush
3043 * 5. Unmapped from GTT
3044 * i915_gem_object_unbind calls set_domain (CPU, CPU)
3045 * flush_domains and invalidate_domains end up both zero
3046 * so no flushing/invalidating happens
3047 * 6. Freed
3048 * yay, done
3049 *
3050 * Case 2: The shared render buffer
3051 *
3052 * 1. Allocated
3053 * 2. Mapped to GTT
3054 * 3. Read/written by GPU
3055 * 4. set_domain to (CPU,CPU)
3056 * 5. Read/written by CPU
3057 * 6. Read/written by GPU
3058 *
3059 * 1. Allocated
3060 * Same as last example, (CPU, CPU)
3061 * 2. Mapped to GTT
3062 * Nothing changes (assertions find that it is not in the GPU)
3063 * 3. Read/written by GPU
3064 * execbuffer calls set_domain (RENDER, RENDER)
3065 * flush_domains gets CPU
3066 * invalidate_domains gets GPU
3067 * clflush (obj)
3068 * MI_FLUSH and drm_agp_chipset_flush
3069 * 4. set_domain (CPU, CPU)
3070 * flush_domains gets GPU
3071 * invalidate_domains gets CPU
3072 * wait_rendering (obj) to make sure all drawing is complete.
3073 * This will include an MI_FLUSH to get the data from GPU
3074 * to memory
3075 * clflush (obj) to invalidate the CPU cache
3076 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
3077 * 5. Read/written by CPU
3078 * cache lines are loaded and dirtied
3079 * 6. Read written by GPU
3080 * Same as last GPU access
3081 *
3082 * Case 3: The constant buffer
3083 *
3084 * 1. Allocated
3085 * 2. Written by CPU
3086 * 3. Read by GPU
3087 * 4. Updated (written) by CPU again
3088 * 5. Read by GPU
3089 *
3090 * 1. Allocated
3091 * (CPU, CPU)
3092 * 2. Written by CPU
3093 * (CPU, CPU)
3094 * 3. Read by GPU
3095 * (CPU+RENDER, 0)
3096 * flush_domains = CPU
3097 * invalidate_domains = RENDER
3098 * clflush (obj)
3099 * MI_FLUSH
3100 * drm_agp_chipset_flush
3101 * 4. Updated (written) by CPU again
3102 * (CPU, CPU)
3103 * flush_domains = 0 (no previous write domain)
3104 * invalidate_domains = 0 (no new read domains)
3105 * 5. Read by GPU
3106 * (CPU+RENDER, 0)
3107 * flush_domains = CPU
3108 * invalidate_domains = RENDER
3109 * clflush (obj)
3110 * MI_FLUSH
3111 * drm_agp_chipset_flush
3112 */
Keith Packardc0d90822008-11-20 23:11:08 -08003113static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08003114i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003115{
3116 struct drm_device *dev = obj->dev;
Chris Wilson92204342010-09-18 11:02:01 +01003117 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003118 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003119 uint32_t invalidate_domains = 0;
3120 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003121 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003122
Eric Anholt8b0e3782009-02-19 14:40:50 -08003123 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
3124 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
Eric Anholt673a3942008-07-30 12:06:12 -07003125
Jesse Barnes652c3932009-08-17 13:31:43 -07003126 intel_mark_busy(dev, obj);
3127
Eric Anholt673a3942008-07-30 12:06:12 -07003128 /*
3129 * If the object isn't moving to a new write domain,
3130 * let the object stay in multiple read domains
3131 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003132 if (obj->pending_write_domain == 0)
3133 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003134 else
3135 obj_priv->dirty = 1;
3136
3137 /*
3138 * Flush the current write domain if
3139 * the new read domains don't match. Invalidate
3140 * any read domains which differ from the old
3141 * write domain
3142 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003143 if (obj->write_domain &&
3144 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07003145 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003146 invalidate_domains |=
3147 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003148 }
3149 /*
3150 * Invalidate any read caches which may have
3151 * stale data. That is, any new read domains.
3152 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003153 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Chris Wilson3d2a8122010-09-29 11:39:53 +01003154 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
Eric Anholt673a3942008-07-30 12:06:12 -07003155 i915_gem_clflush_object(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003156
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003157 old_read_domains = obj->read_domains;
3158
Eric Anholtefbeed92009-02-19 14:54:51 -08003159 /* The actual obj->write_domain will be updated with
3160 * pending_write_domain after we emit the accumulated flush for all
3161 * of our domain changes in execbuffers (which clears objects'
3162 * write_domains). So if we have a current write domain that we
3163 * aren't changing, set pending_write_domain to that.
3164 */
3165 if (flush_domains == 0 && obj->pending_write_domain == 0)
3166 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003167 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003168
3169 dev->invalidate_domains |= invalidate_domains;
3170 dev->flush_domains |= flush_domains;
Chris Wilson92204342010-09-18 11:02:01 +01003171 if (obj_priv->ring)
3172 dev_priv->mm.flush_rings |= obj_priv->ring->id;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003173
3174 trace_i915_gem_object_change_domain(obj,
3175 old_read_domains,
3176 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003177}
3178
3179/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003180 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003181 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003182 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3183 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3184 */
3185static void
3186i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3187{
Daniel Vetter23010e42010-03-08 13:35:02 +01003188 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003189
3190 if (!obj_priv->page_cpu_valid)
3191 return;
3192
3193 /* If we're partially in the CPU read domain, finish moving it in.
3194 */
3195 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3196 int i;
3197
3198 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3199 if (obj_priv->page_cpu_valid[i])
3200 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003201 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003202 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003203 }
3204
3205 /* Free the page_cpu_valid mappings which are now stale, whether
3206 * or not we've got I915_GEM_DOMAIN_CPU.
3207 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003208 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003209 obj_priv->page_cpu_valid = NULL;
3210}
3211
3212/**
3213 * Set the CPU read domain on a range of the object.
3214 *
3215 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3216 * not entirely valid. The page_cpu_valid member of the object flags which
3217 * pages have been flushed, and will be respected by
3218 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3219 * of the whole object.
3220 *
3221 * This function returns when the move is complete, including waiting on
3222 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003223 */
3224static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003225i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3226 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003227{
Daniel Vetter23010e42010-03-08 13:35:02 +01003228 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003229 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003230 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003231
Eric Anholte47c68e2008-11-14 13:35:19 -08003232 if (offset == 0 && size == obj->size)
3233 return i915_gem_object_set_to_cpu_domain(obj, 0);
3234
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003235 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003236 if (ret != 0)
3237 return ret;
3238 i915_gem_object_flush_gtt_write_domain(obj);
3239
3240 /* If we're already fully in the CPU read domain, we're done. */
3241 if (obj_priv->page_cpu_valid == NULL &&
3242 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003243 return 0;
3244
Eric Anholte47c68e2008-11-14 13:35:19 -08003245 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3246 * newly adding I915_GEM_DOMAIN_CPU
3247 */
Eric Anholt673a3942008-07-30 12:06:12 -07003248 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003249 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3250 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003251 if (obj_priv->page_cpu_valid == NULL)
3252 return -ENOMEM;
3253 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3254 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003255
3256 /* Flush the cache on any pages that are still invalid from the CPU's
3257 * perspective.
3258 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003259 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3260 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003261 if (obj_priv->page_cpu_valid[i])
3262 continue;
3263
Eric Anholt856fa192009-03-19 14:10:50 -07003264 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003265
3266 obj_priv->page_cpu_valid[i] = 1;
3267 }
3268
Eric Anholte47c68e2008-11-14 13:35:19 -08003269 /* It should now be out of any other write domains, and we can update
3270 * the domain values for our changes.
3271 */
3272 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3273
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003274 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003275 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3276
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003277 trace_i915_gem_object_change_domain(obj,
3278 old_read_domains,
3279 obj->write_domain);
3280
Eric Anholt673a3942008-07-30 12:06:12 -07003281 return 0;
3282}
3283
3284/**
Eric Anholt673a3942008-07-30 12:06:12 -07003285 * Pin an object to the GTT and evaluate the relocations landing in it.
3286 */
3287static int
3288i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3289 struct drm_file *file_priv,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003290 struct drm_i915_gem_exec_object2 *entry,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003291 struct drm_i915_gem_relocation_entry *relocs)
Eric Anholt673a3942008-07-30 12:06:12 -07003292{
3293 struct drm_device *dev = obj->dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003294 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003295 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003296 int i, ret;
Keith Packard0839ccb2008-10-30 19:38:48 -07003297 void __iomem *reloc_page;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003298 bool need_fence;
3299
3300 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3301 obj_priv->tiling_mode != I915_TILING_NONE;
3302
3303 /* Check fence reg constraints and rebind if necessary */
Chris Wilson808b24d62010-05-27 13:18:15 +01003304 if (need_fence &&
3305 !i915_gem_object_fence_offset_ok(obj,
3306 obj_priv->tiling_mode)) {
3307 ret = i915_gem_object_unbind(obj);
3308 if (ret)
3309 return ret;
3310 }
Eric Anholt673a3942008-07-30 12:06:12 -07003311
3312 /* Choose the GTT offset for our buffer and put it there. */
3313 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3314 if (ret)
3315 return ret;
3316
Jesse Barnes76446ca2009-12-17 22:05:42 -05003317 /*
3318 * Pre-965 chips need a fence register set up in order to
3319 * properly handle blits to/from tiled surfaces.
3320 */
3321 if (need_fence) {
Chris Wilson53640e12010-09-20 11:40:50 +01003322 ret = i915_gem_object_get_fence_reg(obj, true);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003323 if (ret != 0) {
Jesse Barnes76446ca2009-12-17 22:05:42 -05003324 i915_gem_object_unpin(obj);
3325 return ret;
3326 }
Chris Wilson53640e12010-09-20 11:40:50 +01003327
3328 dev_priv->fence_regs[obj_priv->fence_reg].gpu = true;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003329 }
3330
Eric Anholt673a3942008-07-30 12:06:12 -07003331 entry->offset = obj_priv->gtt_offset;
3332
Eric Anholt673a3942008-07-30 12:06:12 -07003333 /* Apply the relocations, using the GTT aperture to avoid cache
3334 * flushing requirements.
3335 */
3336 for (i = 0; i < entry->relocation_count; i++) {
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003337 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003338 struct drm_gem_object *target_obj;
3339 struct drm_i915_gem_object *target_obj_priv;
Eric Anholt3043c602008-10-02 12:24:47 -07003340 uint32_t reloc_val, reloc_offset;
3341 uint32_t __iomem *reloc_entry;
Eric Anholt673a3942008-07-30 12:06:12 -07003342
Eric Anholt673a3942008-07-30 12:06:12 -07003343 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003344 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003345 if (target_obj == NULL) {
3346 i915_gem_object_unpin(obj);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003347 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003348 }
Daniel Vetter23010e42010-03-08 13:35:02 +01003349 target_obj_priv = to_intel_bo(target_obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003350
Chris Wilson8542a0b2009-09-09 21:15:15 +01003351#if WATCH_RELOC
3352 DRM_INFO("%s: obj %p offset %08x target %d "
3353 "read %08x write %08x gtt %08x "
3354 "presumed %08x delta %08x\n",
3355 __func__,
3356 obj,
3357 (int) reloc->offset,
3358 (int) reloc->target_handle,
3359 (int) reloc->read_domains,
3360 (int) reloc->write_domain,
3361 (int) target_obj_priv->gtt_offset,
3362 (int) reloc->presumed_offset,
3363 reloc->delta);
3364#endif
3365
Eric Anholt673a3942008-07-30 12:06:12 -07003366 /* The target buffer should have appeared before us in the
3367 * exec_object list, so it should have a GTT space bound by now.
3368 */
3369 if (target_obj_priv->gtt_space == NULL) {
3370 DRM_ERROR("No GTT space found for object %d\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003371 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003372 drm_gem_object_unreference(target_obj);
3373 i915_gem_object_unpin(obj);
3374 return -EINVAL;
3375 }
3376
Chris Wilson8542a0b2009-09-09 21:15:15 +01003377 /* Validate that the target is in a valid r/w GPU domain */
Daniel Vetter16edd552010-02-19 11:52:02 +01003378 if (reloc->write_domain & (reloc->write_domain - 1)) {
3379 DRM_ERROR("reloc with multiple write domains: "
3380 "obj %p target %d offset %d "
3381 "read %08x write %08x",
3382 obj, reloc->target_handle,
3383 (int) reloc->offset,
3384 reloc->read_domains,
3385 reloc->write_domain);
Julia Lawall929f49b2010-10-02 15:59:17 +02003386 drm_gem_object_unreference(target_obj);
3387 i915_gem_object_unpin(obj);
Daniel Vetter16edd552010-02-19 11:52:02 +01003388 return -EINVAL;
3389 }
Chris Wilson8542a0b2009-09-09 21:15:15 +01003390 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3391 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3392 DRM_ERROR("reloc with read/write CPU domains: "
3393 "obj %p target %d offset %d "
3394 "read %08x write %08x",
3395 obj, reloc->target_handle,
3396 (int) reloc->offset,
3397 reloc->read_domains,
3398 reloc->write_domain);
3399 drm_gem_object_unreference(target_obj);
3400 i915_gem_object_unpin(obj);
3401 return -EINVAL;
3402 }
3403 if (reloc->write_domain && target_obj->pending_write_domain &&
3404 reloc->write_domain != target_obj->pending_write_domain) {
3405 DRM_ERROR("Write domain conflict: "
3406 "obj %p target %d offset %d "
3407 "new %08x old %08x\n",
3408 obj, reloc->target_handle,
3409 (int) reloc->offset,
3410 reloc->write_domain,
3411 target_obj->pending_write_domain);
3412 drm_gem_object_unreference(target_obj);
3413 i915_gem_object_unpin(obj);
3414 return -EINVAL;
3415 }
3416
3417 target_obj->pending_read_domains |= reloc->read_domains;
3418 target_obj->pending_write_domain |= reloc->write_domain;
3419
3420 /* If the relocation already has the right value in it, no
3421 * more work needs to be done.
3422 */
3423 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
3424 drm_gem_object_unreference(target_obj);
3425 continue;
3426 }
3427
3428 /* Check that the relocation address is valid... */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003429 if (reloc->offset > obj->size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003430 DRM_ERROR("Relocation beyond object bounds: "
3431 "obj %p target %d offset %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003432 obj, reloc->target_handle,
3433 (int) reloc->offset, (int) obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07003434 drm_gem_object_unreference(target_obj);
3435 i915_gem_object_unpin(obj);
3436 return -EINVAL;
3437 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003438 if (reloc->offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003439 DRM_ERROR("Relocation not 4-byte aligned: "
3440 "obj %p target %d offset %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003441 obj, reloc->target_handle,
3442 (int) reloc->offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003443 drm_gem_object_unreference(target_obj);
3444 i915_gem_object_unpin(obj);
3445 return -EINVAL;
3446 }
3447
Chris Wilson8542a0b2009-09-09 21:15:15 +01003448 /* and points to somewhere within the target object. */
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003449 if (reloc->delta >= target_obj->size) {
3450 DRM_ERROR("Relocation beyond target object bounds: "
3451 "obj %p target %d delta %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003452 obj, reloc->target_handle,
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003453 (int) reloc->delta, (int) target_obj->size);
Chris Wilson491152b2009-02-11 14:26:32 +00003454 drm_gem_object_unreference(target_obj);
3455 i915_gem_object_unpin(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003456 return -EINVAL;
3457 }
3458
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003459 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3460 if (ret != 0) {
3461 drm_gem_object_unreference(target_obj);
3462 i915_gem_object_unpin(obj);
Chris Wilson1cdf7fef2010-10-02 15:12:41 +01003463 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003464 }
3465
3466 /* Map the page containing the relocation we're going to
3467 * perform.
3468 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003469 reloc_offset = obj_priv->gtt_offset + reloc->offset;
Keith Packard0839ccb2008-10-30 19:38:48 -07003470 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3471 (reloc_offset &
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003472 ~(PAGE_SIZE - 1)),
3473 KM_USER0);
Eric Anholt3043c602008-10-02 12:24:47 -07003474 reloc_entry = (uint32_t __iomem *)(reloc_page +
Keith Packard0839ccb2008-10-30 19:38:48 -07003475 (reloc_offset & (PAGE_SIZE - 1)));
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003476 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
Eric Anholt673a3942008-07-30 12:06:12 -07003477
Eric Anholt673a3942008-07-30 12:06:12 -07003478 writel(reloc_val, reloc_entry);
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003479 io_mapping_unmap_atomic(reloc_page, KM_USER0);
Eric Anholt673a3942008-07-30 12:06:12 -07003480
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003481 /* The updated presumed offset for this entry will be
3482 * copied back out to the user.
Eric Anholt673a3942008-07-30 12:06:12 -07003483 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003484 reloc->presumed_offset = target_obj_priv->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003485
3486 drm_gem_object_unreference(target_obj);
3487 }
3488
Eric Anholt673a3942008-07-30 12:06:12 -07003489 return 0;
3490}
3491
Eric Anholt673a3942008-07-30 12:06:12 -07003492/* Throttle our rendering by waiting until the ring has completed our requests
3493 * emitted over 20 msec ago.
3494 *
Eric Anholtb9624422009-06-03 07:27:35 +00003495 * Note that if we were to use the current jiffies each time around the loop,
3496 * we wouldn't escape the function with any frames outstanding if the time to
3497 * render a frame was over 20ms.
3498 *
Eric Anholt673a3942008-07-30 12:06:12 -07003499 * This should get us reasonable parallelism between CPU and GPU but also
3500 * relatively low latency when blocking on a particular request to finish.
3501 */
3502static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003503i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003504{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003505 struct drm_i915_private *dev_priv = dev->dev_private;
3506 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003507 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003508 struct drm_i915_gem_request *request;
3509 struct intel_ring_buffer *ring = NULL;
3510 u32 seqno = 0;
3511 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003512
Chris Wilson1c255952010-09-26 11:03:27 +01003513 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003514 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003515 if (time_after_eq(request->emitted_jiffies, recent_enough))
3516 break;
3517
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003518 ring = request->ring;
3519 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003520 }
Chris Wilson1c255952010-09-26 11:03:27 +01003521 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003522
3523 if (seqno == 0)
3524 return 0;
3525
3526 ret = 0;
3527 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
3528 /* And wait for the seqno passing without holding any locks and
3529 * causing extra latency for others. This is safe as the irq
3530 * generation is designed to be run atomically and so is
3531 * lockless.
3532 */
3533 ring->user_irq_get(dev, ring);
3534 ret = wait_event_interruptible(ring->irq_queue,
3535 i915_seqno_passed(ring->get_seqno(dev, ring), seqno)
3536 || atomic_read(&dev_priv->mm.wedged));
3537 ring->user_irq_put(dev, ring);
3538
3539 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3540 ret = -EIO;
3541 }
3542
3543 if (ret == 0)
3544 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003545
Eric Anholt673a3942008-07-30 12:06:12 -07003546 return ret;
3547}
3548
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003549static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003550i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003551 uint32_t buffer_count,
3552 struct drm_i915_gem_relocation_entry **relocs)
3553{
3554 uint32_t reloc_count = 0, reloc_index = 0, i;
3555 int ret;
3556
3557 *relocs = NULL;
3558 for (i = 0; i < buffer_count; i++) {
3559 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3560 return -EINVAL;
3561 reloc_count += exec_list[i].relocation_count;
3562 }
3563
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003564 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
Jesse Barnes76446ca2009-12-17 22:05:42 -05003565 if (*relocs == NULL) {
3566 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003567 return -ENOMEM;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003568 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003569
3570 for (i = 0; i < buffer_count; i++) {
3571 struct drm_i915_gem_relocation_entry __user *user_relocs;
3572
3573 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3574
3575 ret = copy_from_user(&(*relocs)[reloc_index],
3576 user_relocs,
3577 exec_list[i].relocation_count *
3578 sizeof(**relocs));
3579 if (ret != 0) {
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003580 drm_free_large(*relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003581 *relocs = NULL;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003582 return -EFAULT;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003583 }
3584
3585 reloc_index += exec_list[i].relocation_count;
3586 }
3587
Florian Mickler2bc43b52009-04-06 22:55:41 +02003588 return 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003589}
3590
3591static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003592i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003593 uint32_t buffer_count,
3594 struct drm_i915_gem_relocation_entry *relocs)
3595{
3596 uint32_t reloc_count = 0, i;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003597 int ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003598
Chris Wilson93533c22010-01-31 10:40:48 +00003599 if (relocs == NULL)
3600 return 0;
3601
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003602 for (i = 0; i < buffer_count; i++) {
3603 struct drm_i915_gem_relocation_entry __user *user_relocs;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003604 int unwritten;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003605
3606 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3607
Florian Mickler2bc43b52009-04-06 22:55:41 +02003608 unwritten = copy_to_user(user_relocs,
3609 &relocs[reloc_count],
3610 exec_list[i].relocation_count *
3611 sizeof(*relocs));
3612
3613 if (unwritten) {
3614 ret = -EFAULT;
3615 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003616 }
3617
3618 reloc_count += exec_list[i].relocation_count;
3619 }
3620
Florian Mickler2bc43b52009-04-06 22:55:41 +02003621err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003622 drm_free_large(relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003623
3624 return ret;
3625}
3626
Chris Wilson83d60792009-06-06 09:45:57 +01003627static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003628i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
Chris Wilson83d60792009-06-06 09:45:57 +01003629 uint64_t exec_offset)
3630{
3631 uint32_t exec_start, exec_len;
3632
3633 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3634 exec_len = (uint32_t) exec->batch_len;
3635
3636 if ((exec_start | exec_len) & 0x7)
3637 return -EINVAL;
3638
3639 if (!exec_start)
3640 return -EINVAL;
3641
3642 return 0;
3643}
3644
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003645static int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003646i915_gem_wait_for_pending_flip(struct drm_device *dev,
3647 struct drm_gem_object **object_list,
3648 int count)
3649{
3650 drm_i915_private_t *dev_priv = dev->dev_private;
3651 struct drm_i915_gem_object *obj_priv;
3652 DEFINE_WAIT(wait);
3653 int i, ret = 0;
3654
3655 for (;;) {
3656 prepare_to_wait(&dev_priv->pending_flip_queue,
3657 &wait, TASK_INTERRUPTIBLE);
3658 for (i = 0; i < count; i++) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003659 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003660 if (atomic_read(&obj_priv->pending_flip) > 0)
3661 break;
3662 }
3663 if (i == count)
3664 break;
3665
3666 if (!signal_pending(current)) {
3667 mutex_unlock(&dev->struct_mutex);
3668 schedule();
3669 mutex_lock(&dev->struct_mutex);
3670 continue;
3671 }
3672 ret = -ERESTARTSYS;
3673 break;
3674 }
3675 finish_wait(&dev_priv->pending_flip_queue, &wait);
3676
3677 return ret;
3678}
3679
Chris Wilson8dc5d142010-08-12 12:36:12 +01003680static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003681i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3682 struct drm_file *file_priv,
3683 struct drm_i915_gem_execbuffer2 *args,
3684 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003685{
3686 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003687 struct drm_gem_object **object_list = NULL;
3688 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003689 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003690 struct drm_clip_rect *cliprects = NULL;
Chris Wilson93533c22010-01-31 10:40:48 +00003691 struct drm_i915_gem_relocation_entry *relocs = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003692 struct drm_i915_gem_request *request = NULL;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003693 int ret, ret2, i, pinned = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003694 uint64_t exec_offset;
Chris Wilson5c12a07e2010-09-22 11:22:30 +01003695 uint32_t reloc_index;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003696 int pin_tries, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003697
Zou Nan hai852835f2010-05-21 09:08:56 +08003698 struct intel_ring_buffer *ring = NULL;
3699
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003700 ret = i915_gem_check_is_wedged(dev);
3701 if (ret)
3702 return ret;
3703
Eric Anholt673a3942008-07-30 12:06:12 -07003704#if WATCH_EXEC
3705 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3706 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3707#endif
Zou Nan haid1b851f2010-05-21 09:08:57 +08003708 if (args->flags & I915_EXEC_BSD) {
3709 if (!HAS_BSD(dev)) {
3710 DRM_ERROR("execbuf with wrong flag\n");
3711 return -EINVAL;
3712 }
3713 ring = &dev_priv->bsd_ring;
3714 } else {
3715 ring = &dev_priv->render_ring;
3716 }
3717
Eric Anholt4f481ed2008-09-10 14:22:49 -07003718 if (args->buffer_count < 1) {
3719 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3720 return -EINVAL;
3721 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003722 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003723 if (object_list == NULL) {
3724 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003725 args->buffer_count);
3726 ret = -ENOMEM;
3727 goto pre_mutex_err;
3728 }
Eric Anholt673a3942008-07-30 12:06:12 -07003729
Eric Anholt201361a2009-03-11 12:30:04 -07003730 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003731 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3732 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003733 if (cliprects == NULL) {
3734 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003735 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003736 }
Eric Anholt201361a2009-03-11 12:30:04 -07003737
3738 ret = copy_from_user(cliprects,
3739 (struct drm_clip_rect __user *)
3740 (uintptr_t) args->cliprects_ptr,
3741 sizeof(*cliprects) * args->num_cliprects);
3742 if (ret != 0) {
3743 DRM_ERROR("copy %d cliprects failed: %d\n",
3744 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003745 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003746 goto pre_mutex_err;
3747 }
3748 }
3749
Chris Wilson8dc5d142010-08-12 12:36:12 +01003750 request = kzalloc(sizeof(*request), GFP_KERNEL);
3751 if (request == NULL) {
3752 ret = -ENOMEM;
3753 goto pre_mutex_err;
3754 }
3755
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003756 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3757 &relocs);
3758 if (ret != 0)
3759 goto pre_mutex_err;
3760
Chris Wilson76c1dec2010-09-25 11:22:51 +01003761 ret = i915_mutex_lock_interruptible(dev);
3762 if (ret)
3763 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003764
Eric Anholt673a3942008-07-30 12:06:12 -07003765 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003766 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003767 ret = -EBUSY;
3768 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003769 }
3770
Keith Packardac94a962008-11-20 23:30:27 -08003771 /* Look up object handles */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003772 flips = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003773 for (i = 0; i < args->buffer_count; i++) {
3774 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3775 exec_list[i].handle);
3776 if (object_list[i] == NULL) {
3777 DRM_ERROR("Invalid object handle %d at index %d\n",
3778 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003779 /* prevent error path from reading uninitialized data */
3780 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003781 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003782 goto err;
3783 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003784
Daniel Vetter23010e42010-03-08 13:35:02 +01003785 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003786 if (obj_priv->in_execbuffer) {
3787 DRM_ERROR("Object %p appears more than once in object list\n",
3788 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003789 /* prevent error path from reading uninitialized data */
3790 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003791 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003792 goto err;
3793 }
3794 obj_priv->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003795 flips += atomic_read(&obj_priv->pending_flip);
3796 }
3797
3798 if (flips > 0) {
3799 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3800 args->buffer_count);
3801 if (ret)
3802 goto err;
Keith Packardac94a962008-11-20 23:30:27 -08003803 }
Eric Anholt673a3942008-07-30 12:06:12 -07003804
Keith Packardac94a962008-11-20 23:30:27 -08003805 /* Pin and relocate */
3806 for (pin_tries = 0; ; pin_tries++) {
3807 ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003808 reloc_index = 0;
3809
Keith Packardac94a962008-11-20 23:30:27 -08003810 for (i = 0; i < args->buffer_count; i++) {
3811 object_list[i]->pending_read_domains = 0;
3812 object_list[i]->pending_write_domain = 0;
3813 ret = i915_gem_object_pin_and_relocate(object_list[i],
3814 file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003815 &exec_list[i],
3816 &relocs[reloc_index]);
Keith Packardac94a962008-11-20 23:30:27 -08003817 if (ret)
3818 break;
3819 pinned = i + 1;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003820 reloc_index += exec_list[i].relocation_count;
Keith Packardac94a962008-11-20 23:30:27 -08003821 }
3822 /* success */
3823 if (ret == 0)
3824 break;
3825
3826 /* error other than GTT full, or we've already tried again */
Chris Wilson2939e1f2009-06-06 09:46:03 +01003827 if (ret != -ENOSPC || pin_tries >= 1) {
Chris Wilson07f73f62009-09-14 16:50:30 +01003828 if (ret != -ERESTARTSYS) {
3829 unsigned long long total_size = 0;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003830 int num_fences = 0;
3831 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson43b27f42010-07-02 08:57:15 +01003832 obj_priv = to_intel_bo(object_list[i]);
Chris Wilson3d1cc472010-05-27 13:18:19 +01003833
Chris Wilson07f73f62009-09-14 16:50:30 +01003834 total_size += object_list[i]->size;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003835 num_fences +=
3836 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3837 obj_priv->tiling_mode != I915_TILING_NONE;
3838 }
3839 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
Chris Wilson07f73f62009-09-14 16:50:30 +01003840 pinned+1, args->buffer_count,
Chris Wilson3d1cc472010-05-27 13:18:19 +01003841 total_size, num_fences,
3842 ret);
Chris Wilson73aa8082010-09-30 11:46:12 +01003843 DRM_ERROR("%u objects [%u pinned, %u GTT], "
3844 "%zu object bytes [%zu pinned], "
3845 "%zu /%zu gtt bytes\n",
3846 dev_priv->mm.object_count,
3847 dev_priv->mm.pin_count,
3848 dev_priv->mm.gtt_count,
3849 dev_priv->mm.object_memory,
3850 dev_priv->mm.pin_memory,
3851 dev_priv->mm.gtt_memory,
3852 dev_priv->mm.gtt_total);
Chris Wilson07f73f62009-09-14 16:50:30 +01003853 }
Eric Anholt673a3942008-07-30 12:06:12 -07003854 goto err;
3855 }
Keith Packardac94a962008-11-20 23:30:27 -08003856
3857 /* unpin all of our buffers */
3858 for (i = 0; i < pinned; i++)
3859 i915_gem_object_unpin(object_list[i]);
Eric Anholtb1177632008-12-10 10:09:41 -08003860 pinned = 0;
Keith Packardac94a962008-11-20 23:30:27 -08003861
3862 /* evict everyone we can from the aperture */
3863 ret = i915_gem_evict_everything(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01003864 if (ret && ret != -ENOSPC)
Keith Packardac94a962008-11-20 23:30:27 -08003865 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003866 }
3867
3868 /* Set the pending read domains for the batch buffer to COMMAND */
3869 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003870 if (batch_obj->pending_write_domain) {
3871 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3872 ret = -EINVAL;
3873 goto err;
3874 }
3875 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003876
Chris Wilson83d60792009-06-06 09:45:57 +01003877 /* Sanity check the batch buffer, prior to moving objects */
3878 exec_offset = exec_list[args->buffer_count - 1].offset;
3879 ret = i915_gem_check_execbuffer (args, exec_offset);
3880 if (ret != 0) {
3881 DRM_ERROR("execbuf with invalid offset/length\n");
3882 goto err;
3883 }
3884
Keith Packard646f0f62008-11-20 23:23:03 -08003885 /* Zero the global flush/invalidate flags. These
3886 * will be modified as new domains are computed
3887 * for each object
3888 */
3889 dev->invalidate_domains = 0;
3890 dev->flush_domains = 0;
Chris Wilson92204342010-09-18 11:02:01 +01003891 dev_priv->mm.flush_rings = 0;
Keith Packard646f0f62008-11-20 23:23:03 -08003892
Eric Anholt673a3942008-07-30 12:06:12 -07003893 for (i = 0; i < args->buffer_count; i++) {
3894 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003895
Keith Packard646f0f62008-11-20 23:23:03 -08003896 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003897 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003898 }
3899
Keith Packard646f0f62008-11-20 23:23:03 -08003900 if (dev->invalidate_domains | dev->flush_domains) {
3901#if WATCH_EXEC
3902 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3903 __func__,
3904 dev->invalidate_domains,
3905 dev->flush_domains);
3906#endif
Chris Wilsonc78ec302010-09-20 12:50:23 +01003907 i915_gem_flush(dev, file_priv,
Keith Packard646f0f62008-11-20 23:23:03 -08003908 dev->invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01003909 dev->flush_domains,
3910 dev_priv->mm.flush_rings);
Daniel Vettera6910432010-02-02 17:08:37 +01003911 }
3912
Eric Anholtefbeed92009-02-19 14:54:51 -08003913 for (i = 0; i < args->buffer_count; i++) {
3914 struct drm_gem_object *obj = object_list[i];
Daniel Vetter23010e42010-03-08 13:35:02 +01003915 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003916 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003917
3918 obj->write_domain = obj->pending_write_domain;
Daniel Vetter99fcb762010-02-07 16:20:18 +01003919 if (obj->write_domain)
3920 list_move_tail(&obj_priv->gpu_write_list,
3921 &dev_priv->mm.gpu_write_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01003922
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003923 trace_i915_gem_object_change_domain(obj,
3924 obj->read_domains,
3925 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003926 }
3927
Eric Anholt673a3942008-07-30 12:06:12 -07003928#if WATCH_COHERENCY
3929 for (i = 0; i < args->buffer_count; i++) {
3930 i915_gem_object_check_coherency(object_list[i],
3931 exec_list[i].handle);
3932 }
3933#endif
3934
Eric Anholt673a3942008-07-30 12:06:12 -07003935#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003936 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003937 args->batch_len,
3938 __func__,
3939 ~0);
3940#endif
3941
Eric Anholt673a3942008-07-30 12:06:12 -07003942 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003943 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3944 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003945 if (ret) {
3946 DRM_ERROR("dispatch failed %d\n", ret);
3947 goto err;
3948 }
3949
3950 /*
3951 * Ensure that the commands in the batch buffer are
3952 * finished before the interrupt fires
3953 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003954 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003955
Daniel Vetter617dbe22010-02-11 22:16:02 +01003956 for (i = 0; i < args->buffer_count; i++) {
3957 struct drm_gem_object *obj = object_list[i];
3958 obj_priv = to_intel_bo(obj);
3959
3960 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01003961 }
Chris Wilsona56ba562010-09-28 10:07:56 +01003962
Chris Wilson5c12a07e2010-09-22 11:22:30 +01003963 i915_add_request(dev, file_priv, request, ring);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003964 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003965
Eric Anholt673a3942008-07-30 12:06:12 -07003966err:
Julia Lawallaad87df2008-12-21 16:28:47 +01003967 for (i = 0; i < pinned; i++)
3968 i915_gem_object_unpin(object_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003969
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003970 for (i = 0; i < args->buffer_count; i++) {
3971 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003972 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003973 obj_priv->in_execbuffer = false;
3974 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003975 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003976 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003977
Eric Anholt673a3942008-07-30 12:06:12 -07003978 mutex_unlock(&dev->struct_mutex);
3979
Chris Wilson93533c22010-01-31 10:40:48 +00003980pre_mutex_err:
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003981 /* Copy the updated relocations out regardless of current error
3982 * state. Failure to update the relocs would mean that the next
3983 * time userland calls execbuf, it would do so with presumed offset
3984 * state that didn't match the actual object state.
3985 */
3986 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3987 relocs);
3988 if (ret2 != 0) {
3989 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3990
3991 if (ret == 0)
3992 ret = ret2;
3993 }
3994
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003995 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003996 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003997 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07003998
3999 return ret;
4000}
4001
Jesse Barnes76446ca2009-12-17 22:05:42 -05004002/*
4003 * Legacy execbuffer just creates an exec2 list from the original exec object
4004 * list array and passes it to the real function.
4005 */
4006int
4007i915_gem_execbuffer(struct drm_device *dev, void *data,
4008 struct drm_file *file_priv)
4009{
4010 struct drm_i915_gem_execbuffer *args = data;
4011 struct drm_i915_gem_execbuffer2 exec2;
4012 struct drm_i915_gem_exec_object *exec_list = NULL;
4013 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4014 int ret, i;
4015
4016#if WATCH_EXEC
4017 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4018 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4019#endif
4020
4021 if (args->buffer_count < 1) {
4022 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
4023 return -EINVAL;
4024 }
4025
4026 /* Copy in the exec list from userland */
4027 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
4028 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4029 if (exec_list == NULL || exec2_list == NULL) {
4030 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4031 args->buffer_count);
4032 drm_free_large(exec_list);
4033 drm_free_large(exec2_list);
4034 return -ENOMEM;
4035 }
4036 ret = copy_from_user(exec_list,
4037 (struct drm_i915_relocation_entry __user *)
4038 (uintptr_t) args->buffers_ptr,
4039 sizeof(*exec_list) * args->buffer_count);
4040 if (ret != 0) {
4041 DRM_ERROR("copy %d exec entries failed %d\n",
4042 args->buffer_count, ret);
4043 drm_free_large(exec_list);
4044 drm_free_large(exec2_list);
4045 return -EFAULT;
4046 }
4047
4048 for (i = 0; i < args->buffer_count; i++) {
4049 exec2_list[i].handle = exec_list[i].handle;
4050 exec2_list[i].relocation_count = exec_list[i].relocation_count;
4051 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
4052 exec2_list[i].alignment = exec_list[i].alignment;
4053 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004054 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05004055 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
4056 else
4057 exec2_list[i].flags = 0;
4058 }
4059
4060 exec2.buffers_ptr = args->buffers_ptr;
4061 exec2.buffer_count = args->buffer_count;
4062 exec2.batch_start_offset = args->batch_start_offset;
4063 exec2.batch_len = args->batch_len;
4064 exec2.DR1 = args->DR1;
4065 exec2.DR4 = args->DR4;
4066 exec2.num_cliprects = args->num_cliprects;
4067 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08004068 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05004069
4070 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
4071 if (!ret) {
4072 /* Copy the new buffer offsets back to the user's exec list. */
4073 for (i = 0; i < args->buffer_count; i++)
4074 exec_list[i].offset = exec2_list[i].offset;
4075 /* ... and back out to userspace */
4076 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4077 (uintptr_t) args->buffers_ptr,
4078 exec_list,
4079 sizeof(*exec_list) * args->buffer_count);
4080 if (ret) {
4081 ret = -EFAULT;
4082 DRM_ERROR("failed to copy %d exec entries "
4083 "back to user (%d)\n",
4084 args->buffer_count, ret);
4085 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004086 }
4087
4088 drm_free_large(exec_list);
4089 drm_free_large(exec2_list);
4090 return ret;
4091}
4092
4093int
4094i915_gem_execbuffer2(struct drm_device *dev, void *data,
4095 struct drm_file *file_priv)
4096{
4097 struct drm_i915_gem_execbuffer2 *args = data;
4098 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4099 int ret;
4100
4101#if WATCH_EXEC
4102 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4103 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4104#endif
4105
4106 if (args->buffer_count < 1) {
4107 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
4108 return -EINVAL;
4109 }
4110
4111 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4112 if (exec2_list == NULL) {
4113 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4114 args->buffer_count);
4115 return -ENOMEM;
4116 }
4117 ret = copy_from_user(exec2_list,
4118 (struct drm_i915_relocation_entry __user *)
4119 (uintptr_t) args->buffers_ptr,
4120 sizeof(*exec2_list) * args->buffer_count);
4121 if (ret != 0) {
4122 DRM_ERROR("copy %d exec entries failed %d\n",
4123 args->buffer_count, ret);
4124 drm_free_large(exec2_list);
4125 return -EFAULT;
4126 }
4127
4128 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
4129 if (!ret) {
4130 /* Copy the new buffer offsets back to the user's exec list. */
4131 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4132 (uintptr_t) args->buffers_ptr,
4133 exec2_list,
4134 sizeof(*exec2_list) * args->buffer_count);
4135 if (ret) {
4136 ret = -EFAULT;
4137 DRM_ERROR("failed to copy %d exec entries "
4138 "back to user (%d)\n",
4139 args->buffer_count, ret);
4140 }
4141 }
4142
4143 drm_free_large(exec2_list);
4144 return ret;
4145}
4146
Eric Anholt673a3942008-07-30 12:06:12 -07004147int
4148i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4149{
4150 struct drm_device *dev = obj->dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004151 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004152 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004153 int ret;
4154
Daniel Vetter778c3542010-05-13 11:49:44 +02004155 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01004156 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004157
4158 if (obj_priv->gtt_space != NULL) {
4159 if (alignment == 0)
4160 alignment = i915_gem_get_gtt_alignment(obj);
4161 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004162 WARN(obj_priv->pin_count,
4163 "bo is already pinned with incorrect alignment:"
4164 " offset=%x, req.alignment=%x\n",
4165 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004166 ret = i915_gem_object_unbind(obj);
4167 if (ret)
4168 return ret;
4169 }
4170 }
4171
Eric Anholt673a3942008-07-30 12:06:12 -07004172 if (obj_priv->gtt_space == NULL) {
4173 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004174 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004175 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004176 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004177
Eric Anholt673a3942008-07-30 12:06:12 -07004178 obj_priv->pin_count++;
4179
4180 /* If the object is not active and not pending a flush,
4181 * remove it from the inactive list
4182 */
4183 if (obj_priv->pin_count == 1) {
Chris Wilson73aa8082010-09-30 11:46:12 +01004184 i915_gem_info_add_pin(dev_priv, obj->size);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004185 if (!obj_priv->active)
4186 list_move_tail(&obj_priv->list,
4187 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004188 }
Eric Anholt673a3942008-07-30 12:06:12 -07004189
Chris Wilson23bc5982010-09-29 16:10:57 +01004190 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004191 return 0;
4192}
4193
4194void
4195i915_gem_object_unpin(struct drm_gem_object *obj)
4196{
4197 struct drm_device *dev = obj->dev;
4198 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004199 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004200
Chris Wilson23bc5982010-09-29 16:10:57 +01004201 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004202 obj_priv->pin_count--;
4203 BUG_ON(obj_priv->pin_count < 0);
4204 BUG_ON(obj_priv->gtt_space == NULL);
4205
4206 /* If the object is no longer pinned, and is
4207 * neither active nor being flushed, then stick it on
4208 * the inactive list
4209 */
4210 if (obj_priv->pin_count == 0) {
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004211 if (!obj_priv->active)
Eric Anholt673a3942008-07-30 12:06:12 -07004212 list_move_tail(&obj_priv->list,
4213 &dev_priv->mm.inactive_list);
Chris Wilson73aa8082010-09-30 11:46:12 +01004214 i915_gem_info_remove_pin(dev_priv, obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07004215 }
Chris Wilson23bc5982010-09-29 16:10:57 +01004216 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004217}
4218
4219int
4220i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4221 struct drm_file *file_priv)
4222{
4223 struct drm_i915_gem_pin *args = data;
4224 struct drm_gem_object *obj;
4225 struct drm_i915_gem_object *obj_priv;
4226 int ret;
4227
Eric Anholt673a3942008-07-30 12:06:12 -07004228 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4229 if (obj == NULL) {
4230 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4231 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004232 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004233 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004234 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004235
Chris Wilson76c1dec2010-09-25 11:22:51 +01004236 ret = i915_mutex_lock_interruptible(dev);
4237 if (ret) {
4238 drm_gem_object_unreference_unlocked(obj);
4239 return ret;
4240 }
4241
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004242 if (obj_priv->madv != I915_MADV_WILLNEED) {
4243 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson3ef94da2009-09-14 16:50:29 +01004244 drm_gem_object_unreference(obj);
4245 mutex_unlock(&dev->struct_mutex);
4246 return -EINVAL;
4247 }
4248
Jesse Barnes79e53942008-11-07 14:24:08 -08004249 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4250 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4251 args->handle);
Chris Wilson96dec612009-02-08 19:08:04 +00004252 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004253 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08004254 return -EINVAL;
4255 }
4256
4257 obj_priv->user_pin_count++;
4258 obj_priv->pin_filp = file_priv;
4259 if (obj_priv->user_pin_count == 1) {
4260 ret = i915_gem_object_pin(obj, args->alignment);
4261 if (ret != 0) {
4262 drm_gem_object_unreference(obj);
4263 mutex_unlock(&dev->struct_mutex);
4264 return ret;
4265 }
Eric Anholt673a3942008-07-30 12:06:12 -07004266 }
4267
4268 /* XXX - flush the CPU caches for pinned objects
4269 * as the X server doesn't manage domains yet
4270 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004271 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004272 args->offset = obj_priv->gtt_offset;
4273 drm_gem_object_unreference(obj);
4274 mutex_unlock(&dev->struct_mutex);
4275
4276 return 0;
4277}
4278
4279int
4280i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4281 struct drm_file *file_priv)
4282{
4283 struct drm_i915_gem_pin *args = data;
4284 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004285 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004286 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004287
4288 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4289 if (obj == NULL) {
4290 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4291 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004292 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004293 }
4294
Daniel Vetter23010e42010-03-08 13:35:02 +01004295 obj_priv = to_intel_bo(obj);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004296
4297 ret = i915_mutex_lock_interruptible(dev);
4298 if (ret) {
4299 drm_gem_object_unreference_unlocked(obj);
4300 return ret;
4301 }
4302
Jesse Barnes79e53942008-11-07 14:24:08 -08004303 if (obj_priv->pin_filp != file_priv) {
4304 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4305 args->handle);
4306 drm_gem_object_unreference(obj);
4307 mutex_unlock(&dev->struct_mutex);
4308 return -EINVAL;
4309 }
4310 obj_priv->user_pin_count--;
4311 if (obj_priv->user_pin_count == 0) {
4312 obj_priv->pin_filp = NULL;
4313 i915_gem_object_unpin(obj);
4314 }
Eric Anholt673a3942008-07-30 12:06:12 -07004315
4316 drm_gem_object_unreference(obj);
4317 mutex_unlock(&dev->struct_mutex);
4318 return 0;
4319}
4320
4321int
4322i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4323 struct drm_file *file_priv)
4324{
4325 struct drm_i915_gem_busy *args = data;
4326 struct drm_gem_object *obj;
4327 struct drm_i915_gem_object *obj_priv;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004328 int ret;
4329
Eric Anholt673a3942008-07-30 12:06:12 -07004330 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4331 if (obj == NULL) {
4332 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4333 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004334 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004335 }
4336
Chris Wilson76c1dec2010-09-25 11:22:51 +01004337 ret = i915_mutex_lock_interruptible(dev);
4338 if (ret) {
4339 drm_gem_object_unreference_unlocked(obj);
4340 return ret;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004341 }
4342
Chris Wilson0be555b2010-08-04 15:36:30 +01004343 /* Count all active objects as busy, even if they are currently not used
4344 * by the gpu. Users of this interface expect objects to eventually
4345 * become non-busy without any further actions, therefore emit any
4346 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004347 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004348 obj_priv = to_intel_bo(obj);
4349 args->busy = obj_priv->active;
4350 if (args->busy) {
4351 /* Unconditionally flush objects, even when the gpu still uses this
4352 * object. Userspace calling this function indicates that it wants to
4353 * use this buffer rather sooner than later, so issuing the required
4354 * flush earlier is beneficial.
4355 */
Chris Wilsonc78ec302010-09-20 12:50:23 +01004356 if (obj->write_domain & I915_GEM_GPU_DOMAINS)
4357 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01004358 obj_priv->ring,
4359 0, obj->write_domain);
Chris Wilson0be555b2010-08-04 15:36:30 +01004360
4361 /* Update the active list for the hardware's current position.
4362 * Otherwise this only updates on a delayed timer or when irqs
4363 * are actually unmasked, and our working set ends up being
4364 * larger than required.
4365 */
4366 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4367
4368 args->busy = obj_priv->active;
4369 }
Eric Anholt673a3942008-07-30 12:06:12 -07004370
4371 drm_gem_object_unreference(obj);
4372 mutex_unlock(&dev->struct_mutex);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004373 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004374}
4375
4376int
4377i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4378 struct drm_file *file_priv)
4379{
4380 return i915_gem_ring_throttle(dev, file_priv);
4381}
4382
Chris Wilson3ef94da2009-09-14 16:50:29 +01004383int
4384i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4385 struct drm_file *file_priv)
4386{
4387 struct drm_i915_gem_madvise *args = data;
4388 struct drm_gem_object *obj;
4389 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004390 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004391
4392 switch (args->madv) {
4393 case I915_MADV_DONTNEED:
4394 case I915_MADV_WILLNEED:
4395 break;
4396 default:
4397 return -EINVAL;
4398 }
4399
4400 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4401 if (obj == NULL) {
4402 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4403 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004404 return -ENOENT;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004405 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004406 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004407
Chris Wilson76c1dec2010-09-25 11:22:51 +01004408 ret = i915_mutex_lock_interruptible(dev);
4409 if (ret) {
4410 drm_gem_object_unreference_unlocked(obj);
4411 return ret;
4412 }
4413
Chris Wilson3ef94da2009-09-14 16:50:29 +01004414 if (obj_priv->pin_count) {
4415 drm_gem_object_unreference(obj);
4416 mutex_unlock(&dev->struct_mutex);
4417
4418 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4419 return -EINVAL;
4420 }
4421
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004422 if (obj_priv->madv != __I915_MADV_PURGED)
4423 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004424
Chris Wilson2d7ef392009-09-20 23:13:10 +01004425 /* if the object is no longer bound, discard its backing storage */
4426 if (i915_gem_object_is_purgeable(obj_priv) &&
4427 obj_priv->gtt_space == NULL)
4428 i915_gem_object_truncate(obj);
4429
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004430 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4431
Chris Wilson3ef94da2009-09-14 16:50:29 +01004432 drm_gem_object_unreference(obj);
4433 mutex_unlock(&dev->struct_mutex);
4434
4435 return 0;
4436}
4437
Daniel Vetterac52bc52010-04-09 19:05:06 +00004438struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4439 size_t size)
4440{
Chris Wilson73aa8082010-09-30 11:46:12 +01004441 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00004442 struct drm_i915_gem_object *obj;
4443
4444 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4445 if (obj == NULL)
4446 return NULL;
4447
4448 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4449 kfree(obj);
4450 return NULL;
4451 }
4452
Chris Wilson73aa8082010-09-30 11:46:12 +01004453 i915_gem_info_add_obj(dev_priv, size);
4454
Daniel Vetterc397b902010-04-09 19:05:07 +00004455 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4456 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4457
4458 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004459 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004460 obj->fence_reg = I915_FENCE_REG_NONE;
4461 INIT_LIST_HEAD(&obj->list);
4462 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004463 obj->madv = I915_MADV_WILLNEED;
4464
4465 trace_i915_gem_object_create(&obj->base);
4466
4467 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004468}
4469
Eric Anholt673a3942008-07-30 12:06:12 -07004470int i915_gem_init_object(struct drm_gem_object *obj)
4471{
Daniel Vetterc397b902010-04-09 19:05:07 +00004472 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004473
Eric Anholt673a3942008-07-30 12:06:12 -07004474 return 0;
4475}
4476
Chris Wilsonbe726152010-07-23 23:18:50 +01004477static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4478{
4479 struct drm_device *dev = obj->dev;
4480 drm_i915_private_t *dev_priv = dev->dev_private;
4481 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4482 int ret;
4483
4484 ret = i915_gem_object_unbind(obj);
4485 if (ret == -ERESTARTSYS) {
4486 list_move(&obj_priv->list,
4487 &dev_priv->mm.deferred_free_list);
4488 return;
4489 }
4490
4491 if (obj_priv->mmap_offset)
4492 i915_gem_free_mmap_offset(obj);
4493
4494 drm_gem_object_release(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +01004495 i915_gem_info_remove_obj(dev_priv, obj->size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004496
4497 kfree(obj_priv->page_cpu_valid);
4498 kfree(obj_priv->bit_17);
4499 kfree(obj_priv);
4500}
4501
Eric Anholt673a3942008-07-30 12:06:12 -07004502void i915_gem_free_object(struct drm_gem_object *obj)
4503{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004504 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004505 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004506
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004507 trace_i915_gem_object_destroy(obj);
4508
Eric Anholt673a3942008-07-30 12:06:12 -07004509 while (obj_priv->pin_count > 0)
4510 i915_gem_object_unpin(obj);
4511
Dave Airlie71acb5e2008-12-30 20:31:46 +10004512 if (obj_priv->phys_obj)
4513 i915_gem_detach_phys_object(dev, obj);
4514
Chris Wilsonbe726152010-07-23 23:18:50 +01004515 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004516}
4517
Jesse Barnes5669fca2009-02-17 15:13:31 -08004518int
Eric Anholt673a3942008-07-30 12:06:12 -07004519i915_gem_idle(struct drm_device *dev)
4520{
4521 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004522 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004523
Keith Packard6dbe2772008-10-14 21:41:13 -07004524 mutex_lock(&dev->struct_mutex);
4525
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004526 if (dev_priv->mm.suspended ||
Zou Nan haid1b851f2010-05-21 09:08:57 +08004527 (dev_priv->render_ring.gem_object == NULL) ||
4528 (HAS_BSD(dev) &&
4529 dev_priv->bsd_ring.gem_object == NULL)) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004530 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004531 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004532 }
Eric Anholt673a3942008-07-30 12:06:12 -07004533
Chris Wilson29105cc2010-01-07 10:39:13 +00004534 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004535 if (ret) {
4536 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004537 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004538 }
Eric Anholt673a3942008-07-30 12:06:12 -07004539
Chris Wilson29105cc2010-01-07 10:39:13 +00004540 /* Under UMS, be paranoid and evict. */
4541 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004542 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004543 if (ret) {
4544 mutex_unlock(&dev->struct_mutex);
4545 return ret;
4546 }
4547 }
4548
4549 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4550 * We need to replace this with a semaphore, or something.
4551 * And not confound mm.suspended!
4552 */
4553 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004554 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004555
4556 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004557 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004558
Keith Packard6dbe2772008-10-14 21:41:13 -07004559 mutex_unlock(&dev->struct_mutex);
4560
Chris Wilson29105cc2010-01-07 10:39:13 +00004561 /* Cancel the retire work handler, which should be idle now. */
4562 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4563
Eric Anholt673a3942008-07-30 12:06:12 -07004564 return 0;
4565}
4566
Jesse Barnese552eb72010-04-21 11:39:23 -07004567/*
4568 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4569 * over cache flushing.
4570 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004571static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004572i915_gem_init_pipe_control(struct drm_device *dev)
4573{
4574 drm_i915_private_t *dev_priv = dev->dev_private;
4575 struct drm_gem_object *obj;
4576 struct drm_i915_gem_object *obj_priv;
4577 int ret;
4578
Eric Anholt34dc4d42010-05-07 14:30:03 -07004579 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004580 if (obj == NULL) {
4581 DRM_ERROR("Failed to allocate seqno page\n");
4582 ret = -ENOMEM;
4583 goto err;
4584 }
4585 obj_priv = to_intel_bo(obj);
4586 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4587
4588 ret = i915_gem_object_pin(obj, 4096);
4589 if (ret)
4590 goto err_unref;
4591
4592 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4593 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4594 if (dev_priv->seqno_page == NULL)
4595 goto err_unpin;
4596
4597 dev_priv->seqno_obj = obj;
4598 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4599
4600 return 0;
4601
4602err_unpin:
4603 i915_gem_object_unpin(obj);
4604err_unref:
4605 drm_gem_object_unreference(obj);
4606err:
4607 return ret;
4608}
4609
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004610
4611static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004612i915_gem_cleanup_pipe_control(struct drm_device *dev)
4613{
4614 drm_i915_private_t *dev_priv = dev->dev_private;
4615 struct drm_gem_object *obj;
4616 struct drm_i915_gem_object *obj_priv;
4617
4618 obj = dev_priv->seqno_obj;
4619 obj_priv = to_intel_bo(obj);
4620 kunmap(obj_priv->pages[0]);
4621 i915_gem_object_unpin(obj);
4622 drm_gem_object_unreference(obj);
4623 dev_priv->seqno_obj = NULL;
4624
4625 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004626}
4627
Eric Anholt673a3942008-07-30 12:06:12 -07004628int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004629i915_gem_init_ringbuffer(struct drm_device *dev)
4630{
4631 drm_i915_private_t *dev_priv = dev->dev_private;
4632 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004633
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004634 if (HAS_PIPE_CONTROL(dev)) {
4635 ret = i915_gem_init_pipe_control(dev);
4636 if (ret)
4637 return ret;
4638 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004639
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004640 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004641 if (ret)
4642 goto cleanup_pipe_control;
4643
4644 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004645 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004646 if (ret)
4647 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004648 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004649
Chris Wilson6f392d52010-08-07 11:01:22 +01004650 dev_priv->next_seqno = 1;
4651
Chris Wilson68f95ba2010-05-27 13:18:22 +01004652 return 0;
4653
4654cleanup_render_ring:
4655 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4656cleanup_pipe_control:
4657 if (HAS_PIPE_CONTROL(dev))
4658 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004659 return ret;
4660}
4661
4662void
4663i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4664{
4665 drm_i915_private_t *dev_priv = dev->dev_private;
4666
4667 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004668 if (HAS_BSD(dev))
4669 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004670 if (HAS_PIPE_CONTROL(dev))
4671 i915_gem_cleanup_pipe_control(dev);
4672}
4673
4674int
Eric Anholt673a3942008-07-30 12:06:12 -07004675i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4676 struct drm_file *file_priv)
4677{
4678 drm_i915_private_t *dev_priv = dev->dev_private;
4679 int ret;
4680
Jesse Barnes79e53942008-11-07 14:24:08 -08004681 if (drm_core_check_feature(dev, DRIVER_MODESET))
4682 return 0;
4683
Ben Gamariba1234d2009-09-14 17:48:47 -04004684 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004685 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004686 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004687 }
4688
Eric Anholt673a3942008-07-30 12:06:12 -07004689 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004690 dev_priv->mm.suspended = 0;
4691
4692 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004693 if (ret != 0) {
4694 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004695 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004696 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004697
Zou Nan hai852835f2010-05-21 09:08:56 +08004698 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004699 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004700 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4701 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004702 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004703 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004704 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004705
Chris Wilson5f353082010-06-07 14:03:03 +01004706 ret = drm_irq_install(dev);
4707 if (ret)
4708 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004709
Eric Anholt673a3942008-07-30 12:06:12 -07004710 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004711
4712cleanup_ringbuffer:
4713 mutex_lock(&dev->struct_mutex);
4714 i915_gem_cleanup_ringbuffer(dev);
4715 dev_priv->mm.suspended = 1;
4716 mutex_unlock(&dev->struct_mutex);
4717
4718 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004719}
4720
4721int
4722i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4723 struct drm_file *file_priv)
4724{
Jesse Barnes79e53942008-11-07 14:24:08 -08004725 if (drm_core_check_feature(dev, DRIVER_MODESET))
4726 return 0;
4727
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004728 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004729 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004730}
4731
4732void
4733i915_gem_lastclose(struct drm_device *dev)
4734{
4735 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004736
Eric Anholte806b492009-01-22 09:56:58 -08004737 if (drm_core_check_feature(dev, DRIVER_MODESET))
4738 return;
4739
Keith Packard6dbe2772008-10-14 21:41:13 -07004740 ret = i915_gem_idle(dev);
4741 if (ret)
4742 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004743}
4744
4745void
4746i915_gem_load(struct drm_device *dev)
4747{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004748 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004749 drm_i915_private_t *dev_priv = dev->dev_private;
4750
Eric Anholt673a3942008-07-30 12:06:12 -07004751 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01004752 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004753 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004754 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004755 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004756 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08004757 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4758 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004759 if (HAS_BSD(dev)) {
4760 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4761 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4762 }
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004763 for (i = 0; i < 16; i++)
4764 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004765 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4766 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004767 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004768 spin_lock(&shrink_list_lock);
4769 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4770 spin_unlock(&shrink_list_lock);
4771
Dave Airlie94400122010-07-20 13:15:31 +10004772 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4773 if (IS_GEN3(dev)) {
4774 u32 tmp = I915_READ(MI_ARB_STATE);
4775 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4776 /* arb state is a masked write, so set bit + bit in mask */
4777 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4778 I915_WRITE(MI_ARB_STATE, tmp);
4779 }
4780 }
4781
Jesse Barnesde151cf2008-11-12 10:03:55 -08004782 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004783 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4784 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004785
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004786 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004787 dev_priv->num_fence_regs = 16;
4788 else
4789 dev_priv->num_fence_regs = 8;
4790
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004791 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004792 switch (INTEL_INFO(dev)->gen) {
4793 case 6:
4794 for (i = 0; i < 16; i++)
4795 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4796 break;
4797 case 5:
4798 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004799 for (i = 0; i < 16; i++)
4800 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004801 break;
4802 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004803 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4804 for (i = 0; i < 8; i++)
4805 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004806 case 2:
4807 for (i = 0; i < 8; i++)
4808 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4809 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004810 }
Eric Anholt673a3942008-07-30 12:06:12 -07004811 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004812 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004813}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004814
4815/*
4816 * Create a physically contiguous memory object for this object
4817 * e.g. for cursor + overlay regs
4818 */
Chris Wilson995b6762010-08-20 13:23:26 +01004819static int i915_gem_init_phys_object(struct drm_device *dev,
4820 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004821{
4822 drm_i915_private_t *dev_priv = dev->dev_private;
4823 struct drm_i915_gem_phys_object *phys_obj;
4824 int ret;
4825
4826 if (dev_priv->mm.phys_objs[id - 1] || !size)
4827 return 0;
4828
Eric Anholt9a298b22009-03-24 12:23:04 -07004829 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004830 if (!phys_obj)
4831 return -ENOMEM;
4832
4833 phys_obj->id = id;
4834
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004835 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004836 if (!phys_obj->handle) {
4837 ret = -ENOMEM;
4838 goto kfree_obj;
4839 }
4840#ifdef CONFIG_X86
4841 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4842#endif
4843
4844 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4845
4846 return 0;
4847kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004848 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004849 return ret;
4850}
4851
Chris Wilson995b6762010-08-20 13:23:26 +01004852static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004853{
4854 drm_i915_private_t *dev_priv = dev->dev_private;
4855 struct drm_i915_gem_phys_object *phys_obj;
4856
4857 if (!dev_priv->mm.phys_objs[id - 1])
4858 return;
4859
4860 phys_obj = dev_priv->mm.phys_objs[id - 1];
4861 if (phys_obj->cur_obj) {
4862 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4863 }
4864
4865#ifdef CONFIG_X86
4866 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4867#endif
4868 drm_pci_free(dev, phys_obj->handle);
4869 kfree(phys_obj);
4870 dev_priv->mm.phys_objs[id - 1] = NULL;
4871}
4872
4873void i915_gem_free_all_phys_object(struct drm_device *dev)
4874{
4875 int i;
4876
Dave Airlie260883c2009-01-22 17:58:49 +10004877 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004878 i915_gem_free_phys_object(dev, i);
4879}
4880
4881void i915_gem_detach_phys_object(struct drm_device *dev,
4882 struct drm_gem_object *obj)
4883{
4884 struct drm_i915_gem_object *obj_priv;
4885 int i;
4886 int ret;
4887 int page_count;
4888
Daniel Vetter23010e42010-03-08 13:35:02 +01004889 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004890 if (!obj_priv->phys_obj)
4891 return;
4892
Chris Wilson4bdadb92010-01-27 13:36:32 +00004893 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004894 if (ret)
4895 goto out;
4896
4897 page_count = obj->size / PAGE_SIZE;
4898
4899 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004900 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004901 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4902
4903 memcpy(dst, src, PAGE_SIZE);
4904 kunmap_atomic(dst, KM_USER0);
4905 }
Eric Anholt856fa192009-03-19 14:10:50 -07004906 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004907 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004908
4909 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004910out:
4911 obj_priv->phys_obj->cur_obj = NULL;
4912 obj_priv->phys_obj = NULL;
4913}
4914
4915int
4916i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004917 struct drm_gem_object *obj,
4918 int id,
4919 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004920{
4921 drm_i915_private_t *dev_priv = dev->dev_private;
4922 struct drm_i915_gem_object *obj_priv;
4923 int ret = 0;
4924 int page_count;
4925 int i;
4926
4927 if (id > I915_MAX_PHYS_OBJECT)
4928 return -EINVAL;
4929
Daniel Vetter23010e42010-03-08 13:35:02 +01004930 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004931
4932 if (obj_priv->phys_obj) {
4933 if (obj_priv->phys_obj->id == id)
4934 return 0;
4935 i915_gem_detach_phys_object(dev, obj);
4936 }
4937
Dave Airlie71acb5e2008-12-30 20:31:46 +10004938 /* create a new object */
4939 if (!dev_priv->mm.phys_objs[id - 1]) {
4940 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004941 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004942 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004943 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004944 goto out;
4945 }
4946 }
4947
4948 /* bind to the object */
4949 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4950 obj_priv->phys_obj->cur_obj = obj;
4951
Chris Wilson4bdadb92010-01-27 13:36:32 +00004952 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004953 if (ret) {
4954 DRM_ERROR("failed to get page list\n");
4955 goto out;
4956 }
4957
4958 page_count = obj->size / PAGE_SIZE;
4959
4960 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004961 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004962 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4963
4964 memcpy(dst, src, PAGE_SIZE);
4965 kunmap_atomic(src, KM_USER0);
4966 }
4967
Chris Wilsond78b47b2009-06-17 21:52:49 +01004968 i915_gem_object_put_pages(obj);
4969
Dave Airlie71acb5e2008-12-30 20:31:46 +10004970 return 0;
4971out:
4972 return ret;
4973}
4974
4975static int
4976i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4977 struct drm_i915_gem_pwrite *args,
4978 struct drm_file *file_priv)
4979{
Daniel Vetter23010e42010-03-08 13:35:02 +01004980 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004981 void *obj_addr;
4982 int ret;
4983 char __user *user_data;
4984
4985 user_data = (char __user *) (uintptr_t) args->data_ptr;
4986 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4987
Zhao Yakui44d98a62009-10-09 11:39:40 +08004988 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004989 ret = copy_from_user(obj_addr, user_data, args->size);
4990 if (ret)
4991 return -EFAULT;
4992
4993 drm_agp_chipset_flush(dev);
4994 return 0;
4995}
Eric Anholtb9624422009-06-03 07:27:35 +00004996
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004997void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004998{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004999 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005000
5001 /* Clean up our request list when the client is going away, so that
5002 * later retire_requests won't dereference our soon-to-be-gone
5003 * file_priv.
5004 */
Chris Wilson1c255952010-09-26 11:03:27 +01005005 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005006 while (!list_empty(&file_priv->mm.request_list)) {
5007 struct drm_i915_gem_request *request;
5008
5009 request = list_first_entry(&file_priv->mm.request_list,
5010 struct drm_i915_gem_request,
5011 client_list);
5012 list_del(&request->client_list);
5013 request->file_priv = NULL;
5014 }
Chris Wilson1c255952010-09-26 11:03:27 +01005015 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005016}
Chris Wilson31169712009-09-14 16:50:28 +01005017
Chris Wilson31169712009-09-14 16:50:28 +01005018static int
Chris Wilson1637ef42010-04-20 17:10:35 +01005019i915_gpu_is_active(struct drm_device *dev)
5020{
5021 drm_i915_private_t *dev_priv = dev->dev_private;
5022 int lists_empty;
5023
Chris Wilson1637ef42010-04-20 17:10:35 +01005024 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan hai852835f2010-05-21 09:08:56 +08005025 list_empty(&dev_priv->render_ring.active_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08005026 if (HAS_BSD(dev))
5027 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01005028
5029 return !lists_empty;
5030}
5031
5032static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10005033i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01005034{
5035 drm_i915_private_t *dev_priv, *next_dev;
5036 struct drm_i915_gem_object *obj_priv, *next_obj;
5037 int cnt = 0;
5038 int would_deadlock = 1;
5039
5040 /* "fast-path" to count number of available objects */
5041 if (nr_to_scan == 0) {
5042 spin_lock(&shrink_list_lock);
5043 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
5044 struct drm_device *dev = dev_priv->dev;
5045
5046 if (mutex_trylock(&dev->struct_mutex)) {
5047 list_for_each_entry(obj_priv,
5048 &dev_priv->mm.inactive_list,
5049 list)
5050 cnt++;
5051 mutex_unlock(&dev->struct_mutex);
5052 }
5053 }
5054 spin_unlock(&shrink_list_lock);
5055
5056 return (cnt / 100) * sysctl_vfs_cache_pressure;
5057 }
5058
5059 spin_lock(&shrink_list_lock);
5060
Chris Wilson1637ef42010-04-20 17:10:35 +01005061rescan:
Chris Wilson31169712009-09-14 16:50:28 +01005062 /* first scan for clean buffers */
5063 list_for_each_entry_safe(dev_priv, next_dev,
5064 &shrink_list, mm.shrink_list) {
5065 struct drm_device *dev = dev_priv->dev;
5066
5067 if (! mutex_trylock(&dev->struct_mutex))
5068 continue;
5069
5070 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01005071 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08005072
Chris Wilson31169712009-09-14 16:50:28 +01005073 list_for_each_entry_safe(obj_priv, next_obj,
5074 &dev_priv->mm.inactive_list,
5075 list) {
5076 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00005077 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01005078 if (--nr_to_scan <= 0)
5079 break;
5080 }
5081 }
5082
5083 spin_lock(&shrink_list_lock);
5084 mutex_unlock(&dev->struct_mutex);
5085
Chris Wilson963b4832009-09-20 23:03:54 +01005086 would_deadlock = 0;
5087
Chris Wilson31169712009-09-14 16:50:28 +01005088 if (nr_to_scan <= 0)
5089 break;
5090 }
5091
5092 /* second pass, evict/count anything still on the inactive list */
5093 list_for_each_entry_safe(dev_priv, next_dev,
5094 &shrink_list, mm.shrink_list) {
5095 struct drm_device *dev = dev_priv->dev;
5096
5097 if (! mutex_trylock(&dev->struct_mutex))
5098 continue;
5099
5100 spin_unlock(&shrink_list_lock);
5101
5102 list_for_each_entry_safe(obj_priv, next_obj,
5103 &dev_priv->mm.inactive_list,
5104 list) {
5105 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00005106 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01005107 nr_to_scan--;
5108 } else
5109 cnt++;
5110 }
5111
5112 spin_lock(&shrink_list_lock);
5113 mutex_unlock(&dev->struct_mutex);
5114
5115 would_deadlock = 0;
5116 }
5117
Chris Wilson1637ef42010-04-20 17:10:35 +01005118 if (nr_to_scan) {
5119 int active = 0;
5120
5121 /*
5122 * We are desperate for pages, so as a last resort, wait
5123 * for the GPU to finish and discard whatever we can.
5124 * This has a dramatic impact to reduce the number of
5125 * OOM-killer events whilst running the GPU aggressively.
5126 */
5127 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
5128 struct drm_device *dev = dev_priv->dev;
5129
5130 if (!mutex_trylock(&dev->struct_mutex))
5131 continue;
5132
5133 spin_unlock(&shrink_list_lock);
5134
5135 if (i915_gpu_is_active(dev)) {
5136 i915_gpu_idle(dev);
5137 active++;
5138 }
5139
5140 spin_lock(&shrink_list_lock);
5141 mutex_unlock(&dev->struct_mutex);
5142 }
5143
5144 if (active)
5145 goto rescan;
5146 }
5147
Chris Wilson31169712009-09-14 16:50:28 +01005148 spin_unlock(&shrink_list_lock);
5149
5150 if (would_deadlock)
5151 return -1;
5152 else if (cnt > 0)
5153 return (cnt / 100) * sysctl_vfs_cache_pressure;
5154 else
5155 return 0;
5156}
5157
5158static struct shrinker shrinker = {
5159 .shrink = i915_gem_shrink,
5160 .seeks = DEFAULT_SEEKS,
5161};
5162
5163__init void
5164i915_gem_shrinker_init(void)
5165{
5166 register_shrinker(&shrinker);
5167}
5168
5169__exit void
5170i915_gem_shrinker_exit(void)
5171{
5172 unregister_shrinker(&shrinker);
5173}