blob: b0d33d9533aaa7f506658654576b2dbb987318e5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
Levente Kurusaaa5b8c42014-02-18 10:22:17 -050064 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090065 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020066 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090067
68 /* board IDs for specific chipsets in alphabetical order */
69 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090070 board_ahci_mcp77,
71 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090072 board_ahci_mv,
73 board_ahci_sb600,
74 board_ahci_sb700, /* for SB700 and SB800 */
75 board_ahci_vt8251,
76
77 /* aliases */
78 board_ahci_mcp_linux = board_ahci_mcp65,
79 board_ahci_mcp67 = board_ahci_mcp65,
80 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090081 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070082};
83
Jeff Garzik2dcb4072007-10-19 06:42:56 -040084static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090085static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
86 unsigned long deadline);
87static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
88 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090089#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090090static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
91static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090092#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Tejun Heofad16e72010-09-21 09:25:48 +020094static struct scsi_host_template ahci_sht = {
95 AHCI_SHT("ahci"),
96};
97
Tejun Heo029cfd62008-03-25 12:22:49 +090098static struct ata_port_operations ahci_vt8251_ops = {
99 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900100 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900101};
102
Tejun Heo029cfd62008-03-25 12:22:49 +0900103static struct ata_port_operations ahci_p5wdh_ops = {
104 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900105 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900106};
107
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100108static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900109 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530110 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900111 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100112 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400113 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 .port_ops = &ahci_ops,
115 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530116 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900117 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
118 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100119 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400120 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900121 .port_ops = &ahci_ops,
122 },
Levente Kurusaaa5b8c42014-02-18 10:22:17 -0500123 [board_ahci_noncq] = {
124 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
125 .flags = AHCI_FLAG_COMMON,
126 .pio_mask = ATA_PIO4,
127 .udma_mask = ATA_UDMA6,
128 .port_ops = &ahci_ops,
129 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530130 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900131 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
132 .flags = AHCI_FLAG_COMMON,
133 .pio_mask = ATA_PIO4,
134 .udma_mask = ATA_UDMA6,
135 .port_ops = &ahci_ops,
136 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530137 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200138 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
139 .flags = AHCI_FLAG_COMMON,
140 .pio_mask = ATA_PIO4,
141 .udma_mask = ATA_UDMA6,
142 .port_ops = &ahci_ops,
143 },
Tejun Heo441577e2010-03-29 10:32:39 +0900144 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530145 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
147 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100148 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900149 .pio_mask = ATA_PIO4,
150 .udma_mask = ATA_UDMA6,
151 .port_ops = &ahci_ops,
152 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530153 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900154 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
155 .flags = AHCI_FLAG_COMMON,
156 .pio_mask = ATA_PIO4,
157 .udma_mask = ATA_UDMA6,
158 .port_ops = &ahci_ops,
159 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530160 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900161 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900162 .flags = AHCI_FLAG_COMMON,
163 .pio_mask = ATA_PIO4,
164 .udma_mask = ATA_UDMA6,
165 .port_ops = &ahci_ops,
166 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530167 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900168 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
169 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300170 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530175 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900176 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900177 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
178 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900179 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100180 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400181 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800182 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800183 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530184 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800185 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800186 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100187 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800188 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800189 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800190 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530191 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900192 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900193 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100194 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900195 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900196 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800197 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198};
199
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500200static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400201 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400202 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
203 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
204 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
205 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
206 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900207 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400208 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
209 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
210 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
211 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900212 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800213 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900214 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
215 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
216 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
217 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
218 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
219 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
220 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
223 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
224 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
225 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
228 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400229 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
230 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800231 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500232 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800233 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500234 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
235 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700236 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700237 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500238 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700239 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700240 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500241 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800242 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
243 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
244 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
245 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
246 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
247 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700248 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
249 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
250 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800251 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800252 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700253 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
254 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
255 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
256 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
257 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
258 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700259 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800260 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
261 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
262 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
263 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
264 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
265 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
266 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
267 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700268 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
269 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
270 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
271 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
272 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
273 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
274 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
275 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800276 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
277 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
278 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
279 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
280 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
281 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
284 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
285 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
286 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
287 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
288 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
289 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
290 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
291 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800292 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
293 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800294 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
295 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
296 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
297 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
298 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
299 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
300 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
301 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley21e8e042013-06-19 16:36:45 -0700302 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston296cfde2013-11-04 09:24:58 -0800303 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
304 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
305 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
306 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400307
Tejun Heoe34bb372007-02-26 20:24:03 +0900308 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
309 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
310 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100311 /* JMicron 362B and 362C have an AHCI function with IDE class code */
312 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
313 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400314
315 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800316 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800317 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
318 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
319 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
320 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
321 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
322 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400323
Shane Huange2dd90b2009-07-29 11:34:49 +0800324 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800325 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huang7d31ea02013-06-03 18:24:10 +0800326 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800327 /* AMD is using RAID class only for ahci controllers */
328 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
329 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
330
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400331 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400332 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900333 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400334
335 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900336 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
337 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
338 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
339 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
340 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
341 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
342 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
343 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900344 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
345 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
346 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
347 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
348 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
349 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
350 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
351 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
352 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
353 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
354 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
355 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
356 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
357 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
358 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
359 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
360 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
361 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
362 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
363 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
364 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
365 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
366 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
367 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
368 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
369 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
370 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
371 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
372 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
373 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
374 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
375 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
376 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
377 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
378 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
379 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
380 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
381 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
382 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
383 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
384 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
385 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
386 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
387 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
388 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
389 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
390 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
391 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
392 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
393 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
394 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
395 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
396 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
397 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
398 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
399 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
400 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
401 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
402 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
403 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
404 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
405 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
406 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
407 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
408 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
409 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
410 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
411 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
412 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
413 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
414 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
415 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
416 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
417 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
418 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
419 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400420
Jeff Garzik95916ed2006-07-29 04:10:14 -0400421 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900422 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
423 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
424 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400425
Alessandro Rubini318893e2012-01-06 13:33:39 +0100426 /* ST Microelectronics */
427 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
428
Jeff Garzikcd70c262007-07-08 02:29:42 -0400429 /* Marvell */
430 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100431 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600432 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500433 .class = PCI_CLASS_STORAGE_SATA_AHCI,
434 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200435 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600436 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100437 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinot6e3eb162013-12-23 13:24:35 +0100438 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
439 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
440 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600441 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500442 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900443 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
444 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600445 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100446 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle7d872bd2014-05-24 16:35:43 +0200447 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
448 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600449 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100450 .driver_data = board_ahci_yes_fbs },
Samir Benmendil61688ba2013-11-17 23:56:17 +0100451 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
452 .driver_data = board_ahci_yes_fbs },
Jérôme Carretero18958492014-06-03 14:56:25 -0400453 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
454 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400455
Mark Nelsonc77a0362008-10-23 14:08:16 +1100456 /* Promise */
457 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
458
Keng-Yu Linc9703762011-11-09 01:47:36 -0500459 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100460 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
461 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
462 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
463 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500464
Levente Kurusaaa5b8c42014-02-18 10:22:17 -0500465 /*
466 * Samsung SSDs found on some macbooks. NCQ times out.
467 * https://bugzilla.kernel.org/show_bug.cgi?id=60731
468 */
469 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_noncq },
470
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800471 /* Enmotus */
472 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
473
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500474 /* Generic, PCI class code for AHCI */
475 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500476 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500477
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 { } /* terminate list */
479};
480
481
482static struct pci_driver ahci_pci_driver = {
483 .name = DRV_NAME,
484 .id_table = ahci_pci_tbl,
485 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900486 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900487#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900488 .suspend = ahci_pci_device_suspend,
489 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900490#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491};
492
Alan Cox5b66c822008-09-03 14:48:34 +0100493#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
494static int marvell_enable;
495#else
496static int marvell_enable = 1;
497#endif
498module_param(marvell_enable, int, 0644);
499MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
500
501
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300502static void ahci_pci_save_initial_config(struct pci_dev *pdev,
503 struct ahci_host_priv *hpriv)
504{
505 unsigned int force_port_map = 0;
506 unsigned int mask_port_map = 0;
507
508 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
509 dev_info(&pdev->dev, "JMB361 has only one port\n");
510 force_port_map = 1;
511 }
512
513 /*
514 * Temporary Marvell 6145 hack: PATA port presence
515 * is asserted through the standard AHCI port
516 * presence register, as bit 4 (counting from 0)
517 */
518 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
519 if (pdev->device == 0x6121)
520 mask_port_map = 0x3;
521 else
522 mask_port_map = 0xf;
523 dev_info(&pdev->dev,
524 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
525 }
526
Anton Vorontsov1d513352010-03-03 20:17:37 +0300527 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
528 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300529}
530
Anton Vorontsov33030402010-03-03 20:17:39 +0300531static int ahci_pci_reset_controller(struct ata_host *host)
532{
533 struct pci_dev *pdev = to_pci_dev(host->dev);
534
535 ahci_reset_controller(host);
536
Tejun Heod91542c2006-07-26 15:59:26 +0900537 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300538 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900539 u16 tmp16;
540
541 /* configure PCS */
542 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900543 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
544 tmp16 |= hpriv->port_map;
545 pci_write_config_word(pdev, 0x92, tmp16);
546 }
Tejun Heod91542c2006-07-26 15:59:26 +0900547 }
548
549 return 0;
550}
551
Anton Vorontsov781d6552010-03-03 20:17:42 +0300552static void ahci_pci_init_controller(struct ata_host *host)
553{
554 struct ahci_host_priv *hpriv = host->private_data;
555 struct pci_dev *pdev = to_pci_dev(host->dev);
556 void __iomem *port_mmio;
557 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100558 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900559
Tejun Heo417a1a62007-09-23 13:19:55 +0900560 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100561 if (pdev->device == 0x6121)
562 mv = 2;
563 else
564 mv = 4;
565 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400566
567 writel(0, port_mmio + PORT_IRQ_MASK);
568
569 /* clear port IRQ */
570 tmp = readl(port_mmio + PORT_IRQ_STAT);
571 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
572 if (tmp)
573 writel(tmp, port_mmio + PORT_IRQ_STAT);
574 }
575
Anton Vorontsov781d6552010-03-03 20:17:42 +0300576 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900577}
578
Tejun Heocc0680a2007-08-06 18:36:23 +0900579static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900580 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900581{
Tejun Heocc0680a2007-08-06 18:36:23 +0900582 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900583 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900584 int rc;
585
586 DPRINTK("ENTER\n");
587
Tejun Heo4447d352007-04-17 23:44:08 +0900588 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900589
Tejun Heocc0680a2007-08-06 18:36:23 +0900590 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900591 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900592
Tejun Heo4447d352007-04-17 23:44:08 +0900593 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900594
595 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
596
597 /* vt8251 doesn't clear BSY on signature FIS reception,
598 * request follow-up softreset.
599 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900600 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900601}
602
Tejun Heoedc93052007-10-25 14:59:16 +0900603static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
604 unsigned long deadline)
605{
606 struct ata_port *ap = link->ap;
607 struct ahci_port_priv *pp = ap->private_data;
608 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
609 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900610 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900611 int rc;
612
613 ahci_stop_engine(ap);
614
615 /* clear D2H reception area to properly wait for D2H FIS */
616 ata_tf_init(link->device, &tf);
617 tf.command = 0x80;
618 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
619
620 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900621 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900622
623 ahci_start_engine(ap);
624
Tejun Heoedc93052007-10-25 14:59:16 +0900625 /* The pseudo configuration device on SIMG4726 attached to
626 * ASUS P5W-DH Deluxe doesn't send signature FIS after
627 * hardreset if no device is attached to the first downstream
628 * port && the pseudo device locks up on SRST w/ PMP==0. To
629 * work around this, wait for !BSY only briefly. If BSY isn't
630 * cleared, perform CLO and proceed to IDENTIFY (achieved by
631 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
632 *
633 * Wait for two seconds. Devices attached to downstream port
634 * which can't process the following IDENTIFY after this will
635 * have to be reset again. For most cases, this should
636 * suffice while making probing snappish enough.
637 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900638 if (online) {
639 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
640 ahci_check_ready);
641 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800642 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900643 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900644 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900645}
646
Tejun Heo438ac6d2007-03-02 17:31:26 +0900647#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900648static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
649{
Jeff Garzikcca39742006-08-24 03:19:22 -0400650 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900651 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300652 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900653 u32 ctl;
654
Tejun Heo9b10ae82009-05-30 20:50:12 +0900655 if (mesg.event & PM_EVENT_SUSPEND &&
656 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700657 dev_err(&pdev->dev,
658 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900659 return -EIO;
660 }
661
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100662 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900663 /* AHCI spec rev1.1 section 8.3.3:
664 * Software must disable interrupts prior to requesting a
665 * transition of the HBA to D3 state.
666 */
667 ctl = readl(mmio + HOST_CTL);
668 ctl &= ~HOST_IRQ_EN;
669 writel(ctl, mmio + HOST_CTL);
670 readl(mmio + HOST_CTL); /* flush */
671 }
672
673 return ata_pci_device_suspend(pdev, mesg);
674}
675
676static int ahci_pci_device_resume(struct pci_dev *pdev)
677{
Jeff Garzikcca39742006-08-24 03:19:22 -0400678 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900679 int rc;
680
Tejun Heo553c4aa2006-12-26 19:39:50 +0900681 rc = ata_pci_device_do_resume(pdev);
682 if (rc)
683 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900684
685 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300686 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900687 if (rc)
688 return rc;
689
Anton Vorontsov781d6552010-03-03 20:17:42 +0300690 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900691 }
692
Jeff Garzikcca39742006-08-24 03:19:22 -0400693 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900694
695 return 0;
696}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900697#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900698
Tejun Heo4447d352007-04-17 23:44:08 +0900699static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
Alessandro Rubini318893e2012-01-06 13:33:39 +0100703 /*
704 * If the device fixup already set the dma_mask to some non-standard
705 * value, don't extend it here. This happens on STA2X11, for example.
706 */
707 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
708 return 0;
709
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700711 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
712 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700714 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700716 dev_err(&pdev->dev,
717 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 return rc;
719 }
720 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700722 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700724 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 return rc;
726 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700727 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700729 dev_err(&pdev->dev,
730 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 return rc;
732 }
733 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 return 0;
735}
736
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300737static void ahci_pci_print_info(struct ata_host *host)
738{
739 struct pci_dev *pdev = to_pci_dev(host->dev);
740 u16 cc;
741 const char *scc_s;
742
743 pci_read_config_word(pdev, 0x0a, &cc);
744 if (cc == PCI_CLASS_STORAGE_IDE)
745 scc_s = "IDE";
746 else if (cc == PCI_CLASS_STORAGE_SATA)
747 scc_s = "SATA";
748 else if (cc == PCI_CLASS_STORAGE_RAID)
749 scc_s = "RAID";
750 else
751 scc_s = "unknown";
752
753 ahci_print_info(host, scc_s);
754}
755
Tejun Heoedc93052007-10-25 14:59:16 +0900756/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
757 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
758 * support PMP and the 4726 either directly exports the device
759 * attached to the first downstream port or acts as a hardware storage
760 * controller and emulate a single ATA device (can be RAID 0/1 or some
761 * other configuration).
762 *
763 * When there's no device attached to the first downstream port of the
764 * 4726, "Config Disk" appears, which is a pseudo ATA device to
765 * configure the 4726. However, ATA emulation of the device is very
766 * lame. It doesn't send signature D2H Reg FIS after the initial
767 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
768 *
769 * The following function works around the problem by always using
770 * hardreset on the port and not depending on receiving signature FIS
771 * afterward. If signature FIS isn't received soon, ATA class is
772 * assumed without follow-up softreset.
773 */
774static void ahci_p5wdh_workaround(struct ata_host *host)
775{
776 static struct dmi_system_id sysids[] = {
777 {
778 .ident = "P5W DH Deluxe",
779 .matches = {
780 DMI_MATCH(DMI_SYS_VENDOR,
781 "ASUSTEK COMPUTER INC"),
782 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
783 },
784 },
785 { }
786 };
787 struct pci_dev *pdev = to_pci_dev(host->dev);
788
789 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
790 dmi_check_system(sysids)) {
791 struct ata_port *ap = host->ports[1];
792
Joe Perchesa44fec12011-04-15 15:51:58 -0700793 dev_info(&pdev->dev,
794 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900795
796 ap->ops = &ahci_p5wdh_ops;
797 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
798 }
799}
800
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900801/* only some SB600 ahci controllers can do 64bit DMA */
802static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800803{
804 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900805 /*
806 * The oldest version known to be broken is 0901 and
807 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900808 * Enable 64bit DMA on 1501 and anything newer.
809 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900810 * Please read bko#9412 for more info.
811 */
Shane Huang58a09b32009-05-27 15:04:43 +0800812 {
813 .ident = "ASUS M2A-VM",
814 .matches = {
815 DMI_MATCH(DMI_BOARD_VENDOR,
816 "ASUSTeK Computer INC."),
817 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
818 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900819 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800820 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100821 /*
822 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
823 * support 64bit DMA.
824 *
825 * BIOS versions earlier than 1.5 had the Manufacturer DMI
826 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
827 * This spelling mistake was fixed in BIOS version 1.5, so
828 * 1.5 and later have the Manufacturer as
829 * "MICRO-STAR INTERNATIONAL CO.,LTD".
830 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
831 *
832 * BIOS versions earlier than 1.9 had a Board Product Name
833 * DMI field of "MS-7376". This was changed to be
834 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
835 * match on DMI_BOARD_NAME of "MS-7376".
836 */
837 {
838 .ident = "MSI K9A2 Platinum",
839 .matches = {
840 DMI_MATCH(DMI_BOARD_VENDOR,
841 "MICRO-STAR INTER"),
842 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
843 },
844 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000845 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000846 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
847 * 64bit DMA.
848 *
849 * This board also had the typo mentioned above in the
850 * Manufacturer DMI field (fixed in BIOS version 1.5), so
851 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
852 */
853 {
854 .ident = "MSI K9AGM2",
855 .matches = {
856 DMI_MATCH(DMI_BOARD_VENDOR,
857 "MICRO-STAR INTER"),
858 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
859 },
860 },
861 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000862 * All BIOS versions for the Asus M3A support 64bit DMA.
863 * (all release versions from 0301 to 1206 were tested)
864 */
865 {
866 .ident = "ASUS M3A",
867 .matches = {
868 DMI_MATCH(DMI_BOARD_VENDOR,
869 "ASUSTeK Computer INC."),
870 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
871 },
872 },
Shane Huang58a09b32009-05-27 15:04:43 +0800873 { }
874 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900875 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900876 int year, month, date;
877 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800878
Tejun Heo03d783b2009-08-16 21:04:02 +0900879 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800880 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900881 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800882 return false;
883
Mark Nelsone65cc192009-11-03 20:06:48 +1100884 if (!match->driver_data)
885 goto enable_64bit;
886
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900887 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
888 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800889
Mark Nelsone65cc192009-11-03 20:06:48 +1100890 if (strcmp(buf, match->driver_data) >= 0)
891 goto enable_64bit;
892 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700893 dev_warn(&pdev->dev,
894 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
895 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900896 return false;
897 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100898
899enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700900 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100901 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800902}
903
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100904static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
905{
906 static const struct dmi_system_id broken_systems[] = {
907 {
908 .ident = "HP Compaq nx6310",
909 .matches = {
910 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
911 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
912 },
913 /* PCI slot number of the controller */
914 .driver_data = (void *)0x1FUL,
915 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100916 {
917 .ident = "HP Compaq 6720s",
918 .matches = {
919 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
920 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
921 },
922 /* PCI slot number of the controller */
923 .driver_data = (void *)0x1FUL,
924 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100925
926 { } /* terminate list */
927 };
928 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
929
930 if (dmi) {
931 unsigned long slot = (unsigned long)dmi->driver_data;
932 /* apply the quirk only to on-board controllers */
933 return slot == PCI_SLOT(pdev->devfn);
934 }
935
936 return false;
937}
938
Tejun Heo9b10ae82009-05-30 20:50:12 +0900939static bool ahci_broken_suspend(struct pci_dev *pdev)
940{
941 static const struct dmi_system_id sysids[] = {
942 /*
943 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
944 * to the harddisk doesn't become online after
945 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900946 *
947 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
948 *
949 * Use dates instead of versions to match as HP is
950 * apparently recycling both product and version
951 * strings.
952 *
953 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900954 */
955 {
956 .ident = "dv4",
957 .matches = {
958 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
959 DMI_MATCH(DMI_PRODUCT_NAME,
960 "HP Pavilion dv4 Notebook PC"),
961 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900962 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900963 },
964 {
965 .ident = "dv5",
966 .matches = {
967 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
968 DMI_MATCH(DMI_PRODUCT_NAME,
969 "HP Pavilion dv5 Notebook PC"),
970 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900971 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900972 },
973 {
974 .ident = "dv6",
975 .matches = {
976 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
977 DMI_MATCH(DMI_PRODUCT_NAME,
978 "HP Pavilion dv6 Notebook PC"),
979 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900980 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900981 },
982 {
983 .ident = "HDX18",
984 .matches = {
985 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
986 DMI_MATCH(DMI_PRODUCT_NAME,
987 "HP HDX18 Notebook PC"),
988 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900989 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900990 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900991 /*
992 * Acer eMachines G725 has the same problem. BIOS
993 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300994 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900995 * that we don't have much idea about. For now,
996 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900997 *
998 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900999 */
1000 {
1001 .ident = "G725",
1002 .matches = {
1003 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1004 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1005 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001006 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001007 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001008 { } /* terminate list */
1009 };
1010 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001011 int year, month, date;
1012 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001013
1014 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1015 return false;
1016
Tejun Heo9deb3432010-03-16 09:50:26 +09001017 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1018 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001019
Tejun Heo9deb3432010-03-16 09:50:26 +09001020 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001021}
1022
Tejun Heo55946392009-08-04 14:30:08 +09001023static bool ahci_broken_online(struct pci_dev *pdev)
1024{
1025#define ENCODE_BUSDEVFN(bus, slot, func) \
1026 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1027 static const struct dmi_system_id sysids[] = {
1028 /*
1029 * There are several gigabyte boards which use
1030 * SIMG5723s configured as hardware RAID. Certain
1031 * 5723 firmware revisions shipped there keep the link
1032 * online but fail to answer properly to SRST or
1033 * IDENTIFY when no device is attached downstream
1034 * causing libata to retry quite a few times leading
1035 * to excessive detection delay.
1036 *
1037 * As these firmwares respond to the second reset try
1038 * with invalid device signature, considering unknown
1039 * sig as offline works around the problem acceptably.
1040 */
1041 {
1042 .ident = "EP45-DQ6",
1043 .matches = {
1044 DMI_MATCH(DMI_BOARD_VENDOR,
1045 "Gigabyte Technology Co., Ltd."),
1046 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1047 },
1048 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1049 },
1050 {
1051 .ident = "EP45-DS5",
1052 .matches = {
1053 DMI_MATCH(DMI_BOARD_VENDOR,
1054 "Gigabyte Technology Co., Ltd."),
1055 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1056 },
1057 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1058 },
1059 { } /* terminate list */
1060 };
1061#undef ENCODE_BUSDEVFN
1062 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1063 unsigned int val;
1064
1065 if (!dmi)
1066 return false;
1067
1068 val = (unsigned long)dmi->driver_data;
1069
1070 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1071}
1072
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001073#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001074static void ahci_gtf_filter_workaround(struct ata_host *host)
1075{
1076 static const struct dmi_system_id sysids[] = {
1077 /*
1078 * Aspire 3810T issues a bunch of SATA enable commands
1079 * via _GTF including an invalid one and one which is
1080 * rejected by the device. Among the successful ones
1081 * is FPDMA non-zero offset enable which when enabled
1082 * only on the drive side leads to NCQ command
1083 * failures. Filter it out.
1084 */
1085 {
1086 .ident = "Aspire 3810T",
1087 .matches = {
1088 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1089 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1090 },
1091 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1092 },
1093 { }
1094 };
1095 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1096 unsigned int filter;
1097 int i;
1098
1099 if (!dmi)
1100 return;
1101
1102 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001103 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1104 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001105
1106 for (i = 0; i < host->n_ports; i++) {
1107 struct ata_port *ap = host->ports[i];
1108 struct ata_link *link;
1109 struct ata_device *dev;
1110
1111 ata_for_each_link(link, ap, EDGE)
1112 ata_for_each_dev(dev, link, ALL)
1113 dev->gtf_filter |= filter;
1114 }
1115}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001116#else
1117static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1118{}
1119#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001120
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001121int ahci_init_interrupts(struct pci_dev *pdev, struct ahci_host_priv *hpriv)
1122{
1123 int rc;
1124 unsigned int maxvec;
1125
1126 if (!(hpriv->flags & AHCI_HFLAG_NO_MSI)) {
1127 rc = pci_enable_msi_block_auto(pdev, &maxvec);
1128 if (rc > 0) {
1129 if ((rc == maxvec) || (rc == 1))
1130 return rc;
1131 /*
1132 * Assume that advantage of multipe MSIs is negated,
1133 * so fallback to single MSI mode to save resources
1134 */
1135 pci_disable_msi(pdev);
1136 if (!pci_enable_msi(pdev))
1137 return 1;
1138 }
1139 }
1140
1141 pci_intx(pdev, 1);
1142 return 0;
1143}
1144
1145/**
1146 * ahci_host_activate - start AHCI host, request IRQs and register it
1147 * @host: target ATA host
1148 * @irq: base IRQ number to request
1149 * @n_msis: number of MSIs allocated for this host
1150 * @irq_handler: irq_handler used when requesting IRQs
1151 * @irq_flags: irq_flags used when requesting IRQs
1152 *
1153 * Similar to ata_host_activate, but requests IRQs according to AHCI-1.1
1154 * when multiple MSIs were allocated. That is one MSI per port, starting
1155 * from @irq.
1156 *
1157 * LOCKING:
1158 * Inherited from calling layer (may sleep).
1159 *
1160 * RETURNS:
1161 * 0 on success, -errno otherwise.
1162 */
1163int ahci_host_activate(struct ata_host *host, int irq, unsigned int n_msis)
1164{
1165 int i, rc;
1166
1167 /* Sharing Last Message among several ports is not supported */
1168 if (n_msis < host->n_ports)
1169 return -EINVAL;
1170
1171 rc = ata_host_start(host);
1172 if (rc)
1173 return rc;
1174
1175 for (i = 0; i < host->n_ports; i++) {
1176 rc = devm_request_threaded_irq(host->dev,
1177 irq + i, ahci_hw_interrupt, ahci_thread_fn, IRQF_SHARED,
1178 dev_driver_string(host->dev), host->ports[i]);
1179 if (rc)
1180 goto out_free_irqs;
1181 }
1182
1183 for (i = 0; i < host->n_ports; i++)
1184 ata_port_desc(host->ports[i], "irq %d", irq + i);
1185
1186 rc = ata_host_register(host, &ahci_sht);
1187 if (rc)
1188 goto out_free_all_irqs;
1189
1190 return 0;
1191
1192out_free_all_irqs:
1193 i = host->n_ports;
1194out_free_irqs:
1195 for (i--; i >= 0; i--)
1196 devm_free_irq(host->dev, irq + i, host->ports[i]);
1197
1198 return rc;
1199}
1200
Tejun Heo24dc5f32007-01-20 16:00:28 +09001201static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202{
Tejun Heoe297d992008-06-10 00:13:04 +09001203 unsigned int board_id = ent->driver_data;
1204 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001205 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001206 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001208 struct ata_host *host;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001209 int n_ports, n_msis, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001210 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211
1212 VPRINTK("ENTER\n");
1213
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001214 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001215
Joe Perches06296a12011-04-15 15:52:00 -07001216 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217
Alan Cox5b66c822008-09-03 14:48:34 +01001218 /* The AHCI driver can only drive the SATA ports, the PATA driver
1219 can drive them all so if both drivers are selected make sure
1220 AHCI stays out of the way */
1221 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1222 return -ENODEV;
1223
Tejun Heoc6353b42010-06-17 11:42:22 +02001224 /*
1225 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1226 * ahci, use ata_generic instead.
1227 */
1228 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1229 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1230 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1231 pdev->subsystem_device == 0xcb89)
1232 return -ENODEV;
1233
Mark Nelson7a022672009-11-22 12:07:41 +11001234 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1235 * At the moment, we can only use the AHCI mode. Let the users know
1236 * that for SAS drives they're out of luck.
1237 */
1238 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001239 dev_info(&pdev->dev,
1240 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001241
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001242 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001243 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1244 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001245 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1246 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001247
Tejun Heo4447d352007-04-17 23:44:08 +09001248 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001249 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 if (rc)
1251 return rc;
1252
Tejun Heodea55132008-03-11 19:52:31 +09001253 /* AHCI controllers often implement SFF compatible interface.
1254 * Grab all PCI BARs just in case.
1255 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001256 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001257 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001258 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001259 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001260 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261
Tejun Heoc4f77922007-12-06 15:09:43 +09001262 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1263 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1264 u8 map;
1265
1266 /* ICH6s share the same PCI ID for both piix and ahci
1267 * modes. Enabling ahci mode while MAP indicates
1268 * combined mode is a bad idea. Yield to ata_piix.
1269 */
1270 pci_read_config_byte(pdev, ICH_MAP, &map);
1271 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001272 dev_info(&pdev->dev,
1273 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001274 return -ENODEV;
1275 }
1276 }
1277
Tejun Heo24dc5f32007-01-20 16:00:28 +09001278 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1279 if (!hpriv)
1280 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001281 hpriv->flags |= (unsigned long)pi.private_data;
1282
Tejun Heoe297d992008-06-10 00:13:04 +09001283 /* MCP65 revision A1 and A2 can't do MSI */
1284 if (board_id == board_ahci_mcp65 &&
1285 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1286 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1287
Shane Huange427fe02008-12-30 10:53:41 +08001288 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1289 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1290 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1291
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001292 /* only some SB600s can do 64bit DMA */
1293 if (ahci_sb600_enable_64bit(pdev))
1294 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001295
Alessandro Rubini318893e2012-01-06 13:33:39 +01001296 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001297
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001298 n_msis = ahci_init_interrupts(pdev, hpriv);
1299 if (n_msis > 1)
1300 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1301
Tejun Heo4447d352007-04-17 23:44:08 +09001302 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001303 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304
Tejun Heo4447d352007-04-17 23:44:08 +09001305 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001306 if (hpriv->cap & HOST_CAP_NCQ) {
1307 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001308 /*
1309 * Auto-activate optimization is supposed to be
1310 * supported on all AHCI controllers indicating NCQ
1311 * capability, but it seems to be broken on some
1312 * chipsets including NVIDIAs.
1313 */
1314 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001315 pi.flags |= ATA_FLAG_FPDMA_AA;
1316 }
Tejun Heo4447d352007-04-17 23:44:08 +09001317
Tejun Heo7d50b602007-09-23 13:19:54 +09001318 if (hpriv->cap & HOST_CAP_PMP)
1319 pi.flags |= ATA_FLAG_PMP;
1320
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001321 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001322
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001323 if (ahci_broken_system_poweroff(pdev)) {
1324 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1325 dev_info(&pdev->dev,
1326 "quirky BIOS, skipping spindown on poweroff\n");
1327 }
1328
Tejun Heo9b10ae82009-05-30 20:50:12 +09001329 if (ahci_broken_suspend(pdev)) {
1330 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001331 dev_warn(&pdev->dev,
1332 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001333 }
1334
Tejun Heo55946392009-08-04 14:30:08 +09001335 if (ahci_broken_online(pdev)) {
1336 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1337 dev_info(&pdev->dev,
1338 "online status unreliable, applying workaround\n");
1339 }
1340
Tejun Heo837f5f82008-02-06 15:13:51 +09001341 /* CAP.NP sometimes indicate the index of the last enabled
1342 * port, at other times, that of the last possible port, so
1343 * determining the maximum port number requires looking at
1344 * both CAP.NP and port_map.
1345 */
1346 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1347
1348 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001349 if (!host)
1350 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001351 host->private_data = hpriv;
1352
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001353 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001354 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001355 else
1356 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001357
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001358 if (pi.flags & ATA_FLAG_EM)
1359 ahci_reset_em(host);
1360
Tejun Heo4447d352007-04-17 23:44:08 +09001361 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001362 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001363
Alessandro Rubini318893e2012-01-06 13:33:39 +01001364 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1365 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001366 0x100 + ap->port_no * 0x80, "port");
1367
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001368 /* set enclosure management message type */
1369 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001370 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001371
1372
Jeff Garzikdab632e2007-05-28 08:33:01 -04001373 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001374 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001375 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001376 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377
Tejun Heoedc93052007-10-25 14:59:16 +09001378 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1379 ahci_p5wdh_workaround(host);
1380
Tejun Heof80ae7e2009-09-16 04:18:03 +09001381 /* apply gtf filter quirk */
1382 ahci_gtf_filter_workaround(host);
1383
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001385 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001387 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388
Anton Vorontsov33030402010-03-03 20:17:39 +03001389 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001390 if (rc)
1391 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001392
Anton Vorontsov781d6552010-03-03 20:17:42 +03001393 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001394 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395
Tejun Heo4447d352007-04-17 23:44:08 +09001396 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001397
1398 if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
1399 return ahci_host_activate(host, pdev->irq, n_msis);
1400
Tejun Heo4447d352007-04-17 23:44:08 +09001401 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1402 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001403}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404
Axel Lin2fc75da2012-04-19 13:43:05 +08001405module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406
1407MODULE_AUTHOR("Jeff Garzik");
1408MODULE_DESCRIPTION("AHCI SATA low-level driver");
1409MODULE_LICENSE("GPL");
1410MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001411MODULE_VERSION(DRV_VERSION);