blob: edd208e47308b9873faa95cd10955178c5484dba [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Zhenyu Wang036a4a72009-06-08 14:40:19 +080067/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010068static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050069ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080070{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000071 if ((dev_priv->irq_mask & mask) != 0) {
72 dev_priv->irq_mask &= ~mask;
73 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000074 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080075 }
76}
77
78static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050079ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080080{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000081 if ((dev_priv->irq_mask & mask) != mask) {
82 dev_priv->irq_mask |= mask;
83 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000084 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085 }
86}
87
Keith Packard7c463582008-11-04 02:03:27 -080088void
89i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
90{
91 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080092 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080093
94 dev_priv->pipestat[pipe] |= mask;
95 /* Enable the interrupt, clear any pending status */
96 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000097 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080098 }
99}
100
101void
102i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
103{
104 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800105 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -0800106
107 dev_priv->pipestat[pipe] &= ~mask;
108 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000109 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800110 }
111}
112
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000113/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000114 * intel_enable_asle - enable ASLE interrupt for OpRegion
115 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000116void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000117{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000118 drm_i915_private_t *dev_priv = dev->dev_private;
119 unsigned long irqflags;
120
121 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000122
Eric Anholtc619eed2010-01-28 16:45:52 -0800123 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500124 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800125 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000126 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700127 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800129 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700130 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800131 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000132
133 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000134}
135
136/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700137 * i915_pipe_enabled - check if a pipe is enabled
138 * @dev: DRM device
139 * @pipe: pipe to check
140 *
141 * Reading certain registers when the pipe is disabled can hang the chip.
142 * Use this routine to make sure the PLL is running and the pipe is active
143 * before reading such registers if unsure.
144 */
145static int
146i915_pipe_enabled(struct drm_device *dev, int pipe)
147{
148 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100149 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150}
151
Keith Packard42f52ef2008-10-18 19:39:29 -0700152/* Called from drm generic code, passed a 'crtc', which
153 * we use as a pipe index
154 */
155u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700156{
157 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
158 unsigned long high_frame;
159 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100160 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700161
162 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800163 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800164 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700165 return 0;
166 }
167
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800168 high_frame = PIPEFRAME(pipe);
169 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100170
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700171 /*
172 * High & low register fields aren't synchronized, so make sure
173 * we get a low value that's stable across two reads of the high
174 * register.
175 */
176 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100177 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
178 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
179 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700180 } while (high1 != high2);
181
Chris Wilson5eddb702010-09-11 13:48:45 +0100182 high1 >>= PIPE_FRAME_HIGH_SHIFT;
183 low >>= PIPE_FRAME_LOW_SHIFT;
184 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700185}
186
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800187u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
188{
189 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800190 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800191
192 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800193 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800194 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800195 return 0;
196 }
197
198 return I915_READ(reg);
199}
200
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100201int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
202 int *vpos, int *hpos)
203{
204 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
205 u32 vbl = 0, position = 0;
206 int vbl_start, vbl_end, htotal, vtotal;
207 bool in_vbl = true;
208 int ret = 0;
209
210 if (!i915_pipe_enabled(dev, pipe)) {
211 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800212 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100213 return 0;
214 }
215
216 /* Get vtotal. */
217 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
218
219 if (INTEL_INFO(dev)->gen >= 4) {
220 /* No obvious pixelcount register. Only query vertical
221 * scanout position from Display scan line register.
222 */
223 position = I915_READ(PIPEDSL(pipe));
224
225 /* Decode into vertical scanout position. Don't have
226 * horizontal scanout position.
227 */
228 *vpos = position & 0x1fff;
229 *hpos = 0;
230 } else {
231 /* Have access to pixelcount since start of frame.
232 * We can split this into vertical and horizontal
233 * scanout position.
234 */
235 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
236
237 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
238 *vpos = position / htotal;
239 *hpos = position - (*vpos * htotal);
240 }
241
242 /* Query vblank area. */
243 vbl = I915_READ(VBLANK(pipe));
244
245 /* Test position against vblank region. */
246 vbl_start = vbl & 0x1fff;
247 vbl_end = (vbl >> 16) & 0x1fff;
248
249 if ((*vpos < vbl_start) || (*vpos > vbl_end))
250 in_vbl = false;
251
252 /* Inside "upper part" of vblank area? Apply corrective offset: */
253 if (in_vbl && (*vpos >= vbl_start))
254 *vpos = *vpos - vtotal;
255
256 /* Readouts valid? */
257 if (vbl > 0)
258 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
259
260 /* In vblank? */
261 if (in_vbl)
262 ret |= DRM_SCANOUTPOS_INVBL;
263
264 return ret;
265}
266
Chris Wilson4041b852011-01-22 10:07:56 +0000267int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268 int *max_error,
269 struct timeval *vblank_time,
270 unsigned flags)
271{
Chris Wilson4041b852011-01-22 10:07:56 +0000272 struct drm_i915_private *dev_priv = dev->dev_private;
273 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100274
Chris Wilson4041b852011-01-22 10:07:56 +0000275 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
276 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277 return -EINVAL;
278 }
279
280 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000281 crtc = intel_get_crtc_for_pipe(dev, pipe);
282 if (crtc == NULL) {
283 DRM_ERROR("Invalid crtc %d\n", pipe);
284 return -EINVAL;
285 }
286
287 if (!crtc->enabled) {
288 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
289 return -EBUSY;
290 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100291
292 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000293 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
294 vblank_time, flags,
295 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100296}
297
Jesse Barnes5ca58282009-03-31 14:11:15 -0700298/*
299 * Handle hotplug events outside the interrupt handler proper.
300 */
301static void i915_hotplug_work_func(struct work_struct *work)
302{
303 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
304 hotplug_work);
305 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700306 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100307 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700308
Jesse Barnese67189ab2011-02-11 14:44:51 -0800309 DRM_DEBUG_KMS("running encoder hotplug functions\n");
310
Chris Wilson4ef69c72010-09-09 15:14:28 +0100311 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
312 if (encoder->hot_plug)
313 encoder->hot_plug(encoder);
314
Jesse Barnes5ca58282009-03-31 14:11:15 -0700315 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000316 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700317}
318
Jesse Barnesf97108d2010-01-29 11:27:07 -0800319static void i915_handle_rps_change(struct drm_device *dev)
320{
321 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000322 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 u8 new_delay = dev_priv->cur_delay;
324
Jesse Barnes7648fa92010-05-20 14:28:11 -0700325 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000326 busy_up = I915_READ(RCPREVBSYTUPAVG);
327 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800328 max_avg = I915_READ(RCBMAXAVG);
329 min_avg = I915_READ(RCBMINAVG);
330
331 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800333 if (dev_priv->cur_delay != dev_priv->max_delay)
334 new_delay = dev_priv->cur_delay - 1;
335 if (new_delay < dev_priv->max_delay)
336 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000337 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800338 if (dev_priv->cur_delay != dev_priv->min_delay)
339 new_delay = dev_priv->cur_delay + 1;
340 if (new_delay > dev_priv->min_delay)
341 new_delay = dev_priv->min_delay;
342 }
343
Jesse Barnes7648fa92010-05-20 14:28:11 -0700344 if (ironlake_set_drps(dev, new_delay))
345 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800346
347 return;
348}
349
Chris Wilson549f7362010-10-19 11:19:32 +0100350static void notify_ring(struct drm_device *dev,
351 struct intel_ring_buffer *ring)
352{
353 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson475553d2011-01-20 09:52:56 +0000354 u32 seqno;
Chris Wilson9862e602011-01-04 22:22:17 +0000355
Chris Wilson475553d2011-01-20 09:52:56 +0000356 if (ring->obj == NULL)
357 return;
358
359 seqno = ring->get_seqno(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +0000360 trace_i915_gem_request_complete(ring, seqno);
Chris Wilson9862e602011-01-04 22:22:17 +0000361
362 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100363 wake_up_all(&ring->irq_queue);
Chris Wilson9862e602011-01-04 22:22:17 +0000364
Chris Wilson549f7362010-10-19 11:19:32 +0100365 dev_priv->hangcheck_count = 0;
366 mod_timer(&dev_priv->hangcheck_timer,
367 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
368}
369
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800370static void gen6_pm_irq_handler(struct drm_device *dev)
371{
372 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
373 u8 new_delay = dev_priv->cur_delay;
374 u32 pm_iir;
375
376 pm_iir = I915_READ(GEN6_PMIIR);
377 if (!pm_iir)
378 return;
379
380 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
381 if (dev_priv->cur_delay != dev_priv->max_delay)
382 new_delay = dev_priv->cur_delay + 1;
383 if (new_delay > dev_priv->max_delay)
384 new_delay = dev_priv->max_delay;
385 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
386 if (dev_priv->cur_delay != dev_priv->min_delay)
387 new_delay = dev_priv->cur_delay - 1;
388 if (new_delay < dev_priv->min_delay) {
389 new_delay = dev_priv->min_delay;
390 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
391 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
392 ((new_delay << 16) & 0x3f0000));
393 } else {
394 /* Make sure we continue to get down interrupts
395 * until we hit the minimum frequency */
396 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
397 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
398 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800399 }
400
401 gen6_set_rps(dev, new_delay);
402 dev_priv->cur_delay = new_delay;
403
404 I915_WRITE(GEN6_PMIIR, pm_iir);
405}
406
Jesse Barnes776ad802011-01-04 15:09:39 -0800407static void pch_irq_handler(struct drm_device *dev)
408{
409 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
410 u32 pch_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800411 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800412
413 pch_iir = I915_READ(SDEIIR);
414
415 if (pch_iir & SDE_AUDIO_POWER_MASK)
416 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
417 (pch_iir & SDE_AUDIO_POWER_MASK) >>
418 SDE_AUDIO_POWER_SHIFT);
419
420 if (pch_iir & SDE_GMBUS)
421 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
422
423 if (pch_iir & SDE_AUDIO_HDCP_MASK)
424 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
425
426 if (pch_iir & SDE_AUDIO_TRANS_MASK)
427 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
428
429 if (pch_iir & SDE_POISON)
430 DRM_ERROR("PCH poison interrupt\n");
431
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800432 if (pch_iir & SDE_FDI_MASK)
433 for_each_pipe(pipe)
434 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
435 pipe_name(pipe),
436 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800437
438 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
439 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
440
441 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
442 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
443
444 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
445 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
446 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
447 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
448}
449
Chris Wilson995b6762010-08-20 13:23:26 +0100450static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800451{
452 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
453 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800454 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100455 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800456 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100457 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
458
459 if (IS_GEN6(dev))
460 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800461
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000462 /* disable master interrupt before clearing iir */
463 de_ier = I915_READ(DEIER);
464 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000465 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000466
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800467 de_iir = I915_READ(DEIIR);
468 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000469 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800470 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800471
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800472 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
473 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800474 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800475
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100476 if (HAS_PCH_CPT(dev))
477 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
478 else
479 hotplug_mask = SDE_HOTPLUG_MASK;
480
Zou Nan haic7c85102010-01-15 10:29:06 +0800481 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800482
Zou Nan haic7c85102010-01-15 10:29:06 +0800483 if (dev->primary->master) {
484 master_priv = dev->primary->master->driver_priv;
485 if (master_priv->sarea_priv)
486 master_priv->sarea_priv->last_dispatch =
487 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800488 }
489
Chris Wilsonc6df5412010-12-15 09:56:50 +0000490 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000491 notify_ring(dev, &dev_priv->ring[RCS]);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100492 if (gt_iir & bsd_usr_interrupt)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000493 notify_ring(dev, &dev_priv->ring[VCS]);
494 if (gt_iir & GT_BLT_USER_INTERRUPT)
495 notify_ring(dev, &dev_priv->ring[BCS]);
Zou Nan haic7c85102010-01-15 10:29:06 +0800496
497 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100498 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800499
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800500 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800501 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100502 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800503 }
504
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800505 if (de_iir & DE_PLANEB_FLIP_DONE) {
506 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100507 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800508 }
Li Pengc062df62010-01-23 00:12:58 +0800509
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800510 if (de_iir & DE_PIPEA_VBLANK)
511 drm_handle_vblank(dev, 0);
512
513 if (de_iir & DE_PIPEB_VBLANK)
514 drm_handle_vblank(dev, 1);
515
Zou Nan haic7c85102010-01-15 10:29:06 +0800516 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800517 if (de_iir & DE_PCH_EVENT) {
518 if (pch_iir & hotplug_mask)
519 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
520 pch_irq_handler(dev);
521 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800522
Jesse Barnesf97108d2010-01-29 11:27:07 -0800523 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700524 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800525 i915_handle_rps_change(dev);
526 }
527
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800528 if (IS_GEN6(dev))
529 gen6_pm_irq_handler(dev);
530
Zou Nan haic7c85102010-01-15 10:29:06 +0800531 /* should clear PCH hotplug event before clear CPU irq */
532 I915_WRITE(SDEIIR, pch_iir);
533 I915_WRITE(GTIIR, gt_iir);
534 I915_WRITE(DEIIR, de_iir);
535
536done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000537 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000538 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000539
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800540 return ret;
541}
542
Jesse Barnes8a905232009-07-11 16:48:03 -0400543/**
544 * i915_error_work_func - do process context error handling work
545 * @work: work struct
546 *
547 * Fire an error uevent so userspace can see that a hang or error
548 * was detected.
549 */
550static void i915_error_work_func(struct work_struct *work)
551{
552 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
553 error_work);
554 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400555 char *error_event[] = { "ERROR=1", NULL };
556 char *reset_event[] = { "RESET=1", NULL };
557 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400558
Ben Gamarif316a422009-09-14 17:48:46 -0400559 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400560
Ben Gamariba1234d2009-09-14 17:48:47 -0400561 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100562 DRM_DEBUG_DRIVER("resetting chip\n");
563 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
564 if (!i915_reset(dev, GRDOM_RENDER)) {
565 atomic_set(&dev_priv->mm.wedged, 0);
566 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400567 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100568 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400569 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400570}
571
Chris Wilson3bd3c932010-08-19 08:19:30 +0100572#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000573static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000574i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000575 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000576{
577 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000578 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100579 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000580
Chris Wilson05394f32010-11-08 19:18:58 +0000581 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000582 return NULL;
583
Chris Wilson05394f32010-11-08 19:18:58 +0000584 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000585
586 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
587 if (dst == NULL)
588 return NULL;
589
Chris Wilson05394f32010-11-08 19:18:58 +0000590 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000591 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700592 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100593 void __iomem *s;
594 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700595
Chris Wilsone56660d2010-08-07 11:01:26 +0100596 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000597 if (d == NULL)
598 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100599
Andrew Morton788885a2010-05-11 14:07:05 -0700600 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100601 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700602 reloc_offset);
Chris Wilsone56660d2010-08-07 11:01:26 +0100603 memcpy_fromio(d, s, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700604 io_mapping_unmap_atomic(s);
Andrew Morton788885a2010-05-11 14:07:05 -0700605 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100606
Chris Wilson9df30792010-02-18 10:24:56 +0000607 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100608
609 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000610 }
611 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000612 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000613
614 return dst;
615
616unwind:
617 while (page--)
618 kfree(dst->pages[page]);
619 kfree(dst);
620 return NULL;
621}
622
623static void
624i915_error_object_free(struct drm_i915_error_object *obj)
625{
626 int page;
627
628 if (obj == NULL)
629 return;
630
631 for (page = 0; page < obj->page_count; page++)
632 kfree(obj->pages[page]);
633
634 kfree(obj);
635}
636
637static void
638i915_error_state_free(struct drm_device *dev,
639 struct drm_i915_error_state *error)
640{
Chris Wilsone2f973d2011-01-27 19:15:11 +0000641 int i;
642
643 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
644 i915_error_object_free(error->batchbuffer[i]);
645
646 for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
647 i915_error_object_free(error->ringbuffer[i]);
648
Chris Wilson9df30792010-02-18 10:24:56 +0000649 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100650 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000651 kfree(error);
652}
653
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000654static u32 capture_bo_list(struct drm_i915_error_buffer *err,
655 int count,
656 struct list_head *head)
657{
658 struct drm_i915_gem_object *obj;
659 int i = 0;
660
661 list_for_each_entry(obj, head, mm_list) {
662 err->size = obj->base.size;
663 err->name = obj->base.name;
664 err->seqno = obj->last_rendering_seqno;
665 err->gtt_offset = obj->gtt_offset;
666 err->read_domains = obj->base.read_domains;
667 err->write_domain = obj->base.write_domain;
668 err->fence_reg = obj->fence_reg;
669 err->pinned = 0;
670 if (obj->pin_count > 0)
671 err->pinned = 1;
672 if (obj->user_pin_count > 0)
673 err->pinned = -1;
674 err->tiling = obj->tiling_mode;
675 err->dirty = obj->dirty;
676 err->purgeable = obj->madv != I915_MADV_WILLNEED;
Chris Wilson36850922010-11-23 08:49:38 +0000677 err->ring = obj->ring ? obj->ring->id : 0;
Chris Wilson93dfb402011-03-29 16:59:50 -0700678 err->cache_level = obj->cache_level;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000679
680 if (++i == count)
681 break;
682
683 err++;
684 }
685
686 return i;
687}
688
Chris Wilson748ebc62010-10-24 10:28:47 +0100689static void i915_gem_record_fences(struct drm_device *dev,
690 struct drm_i915_error_state *error)
691{
692 struct drm_i915_private *dev_priv = dev->dev_private;
693 int i;
694
695 /* Fences */
696 switch (INTEL_INFO(dev)->gen) {
697 case 6:
698 for (i = 0; i < 16; i++)
699 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
700 break;
701 case 5:
702 case 4:
703 for (i = 0; i < 16; i++)
704 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
705 break;
706 case 3:
707 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
708 for (i = 0; i < 8; i++)
709 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
710 case 2:
711 for (i = 0; i < 8; i++)
712 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
713 break;
714
715 }
716}
717
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000718static struct drm_i915_error_object *
719i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
720 struct intel_ring_buffer *ring)
721{
722 struct drm_i915_gem_object *obj;
723 u32 seqno;
724
725 if (!ring->get_seqno)
726 return NULL;
727
728 seqno = ring->get_seqno(ring);
729 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
730 if (obj->ring != ring)
731 continue;
732
Chris Wilsonc37d9a52011-01-12 20:33:01 +0000733 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000734 continue;
735
736 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
737 continue;
738
739 /* We need to copy these to an anonymous buffer as the simplest
740 * method to avoid being overwritten by userspace.
741 */
742 return i915_error_object_create(dev_priv, obj);
743 }
744
745 return NULL;
746}
747
Jesse Barnes8a905232009-07-11 16:48:03 -0400748/**
749 * i915_capture_error_state - capture an error record for later analysis
750 * @dev: drm device
751 *
752 * Should be called when an error is detected (either a hang or an error
753 * interrupt) to capture error state from the time of the error. Fills
754 * out a structure which becomes available in debugfs for user level tools
755 * to pick up.
756 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700757static void i915_capture_error_state(struct drm_device *dev)
758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000760 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700761 struct drm_i915_error_state *error;
762 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700764
765 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000766 error = dev_priv->first_error;
767 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
768 if (error)
769 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700770
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800771 /* Account for pipe specific data like PIPE*STAT */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700772 error = kmalloc(sizeof(*error), GFP_ATOMIC);
773 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000774 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
775 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700776 }
777
Chris Wilsonb6f78332011-02-01 14:15:55 +0000778 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
779 dev->primary->index);
Chris Wilson2fa772f32010-10-01 13:23:27 +0100780
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000781 error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700782 error->eir = I915_READ(EIR);
783 error->pgtbl_er = I915_READ(PGTBL_ER);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800784 for_each_pipe(pipe)
785 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700786 error->instpm = I915_READ(INSTPM);
Chris Wilsonf4068392010-10-27 20:36:41 +0100787 error->error = 0;
788 if (INTEL_INFO(dev)->gen >= 6) {
789 error->error = I915_READ(ERROR_GEN6);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100790
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100791 error->bcs_acthd = I915_READ(BCS_ACTHD);
792 error->bcs_ipehr = I915_READ(BCS_IPEHR);
793 error->bcs_ipeir = I915_READ(BCS_IPEIR);
794 error->bcs_instdone = I915_READ(BCS_INSTDONE);
795 error->bcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000796 if (dev_priv->ring[BCS].get_seqno)
797 error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100798
799 error->vcs_acthd = I915_READ(VCS_ACTHD);
800 error->vcs_ipehr = I915_READ(VCS_IPEHR);
801 error->vcs_ipeir = I915_READ(VCS_IPEIR);
802 error->vcs_instdone = I915_READ(VCS_INSTDONE);
803 error->vcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000804 if (dev_priv->ring[VCS].get_seqno)
805 error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
Chris Wilsonf4068392010-10-27 20:36:41 +0100806 }
807 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700808 error->ipeir = I915_READ(IPEIR_I965);
809 error->ipehr = I915_READ(IPEHR_I965);
810 error->instdone = I915_READ(INSTDONE_I965);
811 error->instps = I915_READ(INSTPS);
812 error->instdone1 = I915_READ(INSTDONE1);
813 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000814 error->bbaddr = I915_READ64(BB_ADDR);
Chris Wilsonf4068392010-10-27 20:36:41 +0100815 } else {
816 error->ipeir = I915_READ(IPEIR);
817 error->ipehr = I915_READ(IPEHR);
818 error->instdone = I915_READ(INSTDONE);
819 error->acthd = I915_READ(ACTHD);
820 error->bbaddr = 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000821 }
Chris Wilson748ebc62010-10-24 10:28:47 +0100822 i915_gem_record_fences(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +0000823
Chris Wilsone2f973d2011-01-27 19:15:11 +0000824 /* Record the active batch and ring buffers */
825 for (i = 0; i < I915_NUM_RINGS; i++) {
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000826 error->batchbuffer[i] =
827 i915_error_first_batchbuffer(dev_priv,
828 &dev_priv->ring[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000829
Chris Wilsone2f973d2011-01-27 19:15:11 +0000830 error->ringbuffer[i] =
831 i915_error_object_create(dev_priv,
832 dev_priv->ring[i].obj);
833 }
Chris Wilson9df30792010-02-18 10:24:56 +0000834
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000835 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +0000836 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000837 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000838
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000839 i = 0;
840 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
841 i++;
842 error->active_bo_count = i;
Chris Wilson05394f32010-11-08 19:18:58 +0000843 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000844 i++;
845 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000846
Chris Wilson8e934db2011-01-24 12:34:00 +0000847 error->active_bo = NULL;
848 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000849 if (i) {
850 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +0000851 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000852 if (error->active_bo)
853 error->pinned_bo =
854 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700855 }
856
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000857 if (error->active_bo)
858 error->active_bo_count =
859 capture_bo_list(error->active_bo,
860 error->active_bo_count,
861 &dev_priv->mm.active_list);
862
863 if (error->pinned_bo)
864 error->pinned_bo_count =
865 capture_bo_list(error->pinned_bo,
866 error->pinned_bo_count,
867 &dev_priv->mm.pinned_list);
868
Jesse Barnes8a905232009-07-11 16:48:03 -0400869 do_gettimeofday(&error->time);
870
Chris Wilson6ef3d422010-08-04 20:26:07 +0100871 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000872 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100873
Chris Wilson9df30792010-02-18 10:24:56 +0000874 spin_lock_irqsave(&dev_priv->error_lock, flags);
875 if (dev_priv->first_error == NULL) {
876 dev_priv->first_error = error;
877 error = NULL;
878 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700879 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000880
881 if (error)
882 i915_error_state_free(dev, error);
883}
884
885void i915_destroy_error_state(struct drm_device *dev)
886{
887 struct drm_i915_private *dev_priv = dev->dev_private;
888 struct drm_i915_error_state *error;
889
890 spin_lock(&dev_priv->error_lock);
891 error = dev_priv->first_error;
892 dev_priv->first_error = NULL;
893 spin_unlock(&dev_priv->error_lock);
894
895 if (error)
896 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700897}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100898#else
899#define i915_capture_error_state(x)
900#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700901
Chris Wilson35aed2e2010-05-27 13:18:12 +0100902static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400903{
904 struct drm_i915_private *dev_priv = dev->dev_private;
905 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800906 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -0400907
Chris Wilson35aed2e2010-05-27 13:18:12 +0100908 if (!eir)
909 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400910
911 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
912 eir);
913
914 if (IS_G4X(dev)) {
915 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
916 u32 ipeir = I915_READ(IPEIR_I965);
917
918 printk(KERN_ERR " IPEIR: 0x%08x\n",
919 I915_READ(IPEIR_I965));
920 printk(KERN_ERR " IPEHR: 0x%08x\n",
921 I915_READ(IPEHR_I965));
922 printk(KERN_ERR " INSTDONE: 0x%08x\n",
923 I915_READ(INSTDONE_I965));
924 printk(KERN_ERR " INSTPS: 0x%08x\n",
925 I915_READ(INSTPS));
926 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
927 I915_READ(INSTDONE1));
928 printk(KERN_ERR " ACTHD: 0x%08x\n",
929 I915_READ(ACTHD_I965));
930 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000931 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -0400932 }
933 if (eir & GM45_ERROR_PAGE_TABLE) {
934 u32 pgtbl_err = I915_READ(PGTBL_ER);
935 printk(KERN_ERR "page table error\n");
936 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
937 pgtbl_err);
938 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000939 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400940 }
941 }
942
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100943 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400944 if (eir & I915_ERROR_PAGE_TABLE) {
945 u32 pgtbl_err = I915_READ(PGTBL_ER);
946 printk(KERN_ERR "page table error\n");
947 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
948 pgtbl_err);
949 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000950 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400951 }
952 }
953
954 if (eir & I915_ERROR_MEMORY_REFRESH) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800955 printk(KERN_ERR "memory refresh error:\n");
956 for_each_pipe(pipe)
957 printk(KERN_ERR "pipe %c stat: 0x%08x\n",
958 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -0400959 /* pipestat has already been acked */
960 }
961 if (eir & I915_ERROR_INSTRUCTION) {
962 printk(KERN_ERR "instruction error\n");
963 printk(KERN_ERR " INSTPM: 0x%08x\n",
964 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100965 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400966 u32 ipeir = I915_READ(IPEIR);
967
968 printk(KERN_ERR " IPEIR: 0x%08x\n",
969 I915_READ(IPEIR));
970 printk(KERN_ERR " IPEHR: 0x%08x\n",
971 I915_READ(IPEHR));
972 printk(KERN_ERR " INSTDONE: 0x%08x\n",
973 I915_READ(INSTDONE));
974 printk(KERN_ERR " ACTHD: 0x%08x\n",
975 I915_READ(ACTHD));
976 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000977 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400978 } else {
979 u32 ipeir = I915_READ(IPEIR_I965);
980
981 printk(KERN_ERR " IPEIR: 0x%08x\n",
982 I915_READ(IPEIR_I965));
983 printk(KERN_ERR " IPEHR: 0x%08x\n",
984 I915_READ(IPEHR_I965));
985 printk(KERN_ERR " INSTDONE: 0x%08x\n",
986 I915_READ(INSTDONE_I965));
987 printk(KERN_ERR " INSTPS: 0x%08x\n",
988 I915_READ(INSTPS));
989 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
990 I915_READ(INSTDONE1));
991 printk(KERN_ERR " ACTHD: 0x%08x\n",
992 I915_READ(ACTHD_I965));
993 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000994 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -0400995 }
996 }
997
998 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000999 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001000 eir = I915_READ(EIR);
1001 if (eir) {
1002 /*
1003 * some errors might have become stuck,
1004 * mask them.
1005 */
1006 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1007 I915_WRITE(EMR, I915_READ(EMR) | eir);
1008 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1009 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001010}
1011
1012/**
1013 * i915_handle_error - handle an error interrupt
1014 * @dev: drm device
1015 *
1016 * Do some basic checking of regsiter state at error interrupt time and
1017 * dump it to the syslog. Also call i915_capture_error_state() to make
1018 * sure we get a record and make it available in debugfs. Fire a uevent
1019 * so userspace knows something bad happened (should trigger collection
1020 * of a ring dump etc.).
1021 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001022void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001023{
1024 struct drm_i915_private *dev_priv = dev->dev_private;
1025
1026 i915_capture_error_state(dev);
1027 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001028
Ben Gamariba1234d2009-09-14 17:48:47 -04001029 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001030 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001031 atomic_set(&dev_priv->mm.wedged, 1);
1032
Ben Gamari11ed50e2009-09-14 17:48:45 -04001033 /*
1034 * Wakeup waiting processes so they don't hang
1035 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001036 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001037 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001038 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001039 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001040 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001041 }
1042
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001043 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001044}
1045
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001046static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1047{
1048 drm_i915_private_t *dev_priv = dev->dev_private;
1049 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001051 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001052 struct intel_unpin_work *work;
1053 unsigned long flags;
1054 bool stall_detected;
1055
1056 /* Ignore early vblank irqs */
1057 if (intel_crtc == NULL)
1058 return;
1059
1060 spin_lock_irqsave(&dev->event_lock, flags);
1061 work = intel_crtc->unpin_work;
1062
1063 if (work == NULL || work->pending || !work->enable_stall_check) {
1064 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1065 spin_unlock_irqrestore(&dev->event_lock, flags);
1066 return;
1067 }
1068
1069 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001070 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001071 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001072 int dspsurf = DSPSURF(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001073 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001074 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001075 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001076 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001077 crtc->y * crtc->fb->pitch +
1078 crtc->x * crtc->fb->bits_per_pixel/8);
1079 }
1080
1081 spin_unlock_irqrestore(&dev->event_lock, flags);
1082
1083 if (stall_detected) {
1084 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1085 intel_prepare_page_flip(dev, intel_crtc->plane);
1086 }
1087}
1088
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
1090{
Dave Airlie84b1fd12007-07-11 15:53:27 +10001091 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001093 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001094 u32 iir, new_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001095 u32 pipe_stats[I915_MAX_PIPES];
Keith Packard05eff842008-11-19 14:03:05 -08001096 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001097 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -08001098 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -08001099 int irq_received;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001100 int ret = IRQ_NONE, pipe;
1101 bool blc_event = false;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001102
Eric Anholt630681d2008-10-06 15:14:12 -07001103 atomic_inc(&dev_priv->irq_received);
1104
Eric Anholtbad720f2009-10-22 16:11:14 -07001105 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001106 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001107
Eric Anholted4cb412008-07-29 12:10:39 -07001108 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001109
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001110 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001111 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001112 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001113 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114
Keith Packard05eff842008-11-19 14:03:05 -08001115 for (;;) {
1116 irq_received = iir != 0;
1117
1118 /* Can't rely on pipestat interrupt bit in iir as it might
1119 * have been cleared after the pipestat interrupt was received.
1120 * It doesn't set the bit in iir again, but it still produces
1121 * interrupts (for non-MSI).
1122 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001123 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes8a905232009-07-11 16:48:03 -04001124 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001125 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001126
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001127 for_each_pipe(pipe) {
1128 int reg = PIPESTAT(pipe);
1129 pipe_stats[pipe] = I915_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -08001130
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001131 /*
1132 * Clear the PIPE*STAT regs before the IIR
1133 */
1134 if (pipe_stats[pipe] & 0x8000ffff) {
1135 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1136 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1137 pipe_name(pipe));
1138 I915_WRITE(reg, pipe_stats[pipe]);
1139 irq_received = 1;
1140 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001141 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001142 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001143
1144 if (!irq_received)
1145 break;
1146
1147 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
Jesse Barnes5ca58282009-03-31 14:11:15 -07001149 /* Consume port. Then clear IIR or we'll miss events */
1150 if ((I915_HAS_HOTPLUG(dev)) &&
1151 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1152 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1153
Zhao Yakui44d98a62009-10-09 11:39:40 +08001154 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001155 hotplug_status);
1156 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001157 queue_work(dev_priv->wq,
1158 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001159
1160 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1161 I915_READ(PORT_HOTPLUG_STAT);
1162 }
1163
Eric Anholtcdfbc412008-11-04 15:50:30 -08001164 I915_WRITE(IIR, iir);
1165 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001166
Dave Airlie7c1c2872008-11-28 14:22:24 +10001167 if (dev->primary->master) {
1168 master_priv = dev->primary->master->driver_priv;
1169 if (master_priv->sarea_priv)
1170 master_priv->sarea_priv->last_dispatch =
1171 READ_BREADCRUMB(dev_priv);
1172 }
Keith Packard7c463582008-11-04 02:03:27 -08001173
Chris Wilson549f7362010-10-19 11:19:32 +01001174 if (iir & I915_USER_INTERRUPT)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001175 notify_ring(dev, &dev_priv->ring[RCS]);
1176 if (iir & I915_BSD_USER_INTERRUPT)
1177 notify_ring(dev, &dev_priv->ring[VCS]);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001178
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001179 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001180 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001181 if (dev_priv->flip_pending_is_done)
1182 intel_finish_page_flip_plane(dev, 0);
1183 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001184
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001185 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001186 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001187 if (dev_priv->flip_pending_is_done)
1188 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001189 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001190
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001191 for_each_pipe(pipe) {
1192 if (pipe_stats[pipe] & vblank_status &&
1193 drm_handle_vblank(dev, pipe)) {
1194 vblank++;
1195 if (!dev_priv->flip_pending_is_done) {
1196 i915_pageflip_stall_check(dev, pipe);
1197 intel_finish_page_flip(dev, pipe);
1198 }
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001199 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001200
1201 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1202 blc_event = true;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001203 }
Eric Anholt673a3942008-07-30 12:06:12 -07001204
Keith Packard7c463582008-11-04 02:03:27 -08001205
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001206 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001207 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001208
Eric Anholtcdfbc412008-11-04 15:50:30 -08001209 /* With MSI, interrupts are only generated when iir
1210 * transitions from zero to nonzero. If another bit got
1211 * set while we were handling the existing iir bits, then
1212 * we would never get another interrupt.
1213 *
1214 * This is fine on non-MSI as well, as if we hit this path
1215 * we avoid exiting the interrupt handler only to generate
1216 * another one.
1217 *
1218 * Note that for MSI this could cause a stray interrupt report
1219 * if an interrupt landed in the time between writing IIR and
1220 * the posting read. This should be rare enough to never
1221 * trigger the 99% of 100,000 interrupts test for disabling
1222 * stray interrupts.
1223 */
1224 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001225 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001226
Keith Packard05eff842008-11-19 14:03:05 -08001227 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228}
1229
Dave Airlieaf6061a2008-05-07 12:15:39 +10001230static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231{
1232 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001233 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
1235 i915_kernel_lost_context(dev);
1236
Zhao Yakui44d98a62009-10-09 11:39:40 +08001237 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001239 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001240 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001241 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001242 if (master_priv->sarea_priv)
1243 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001244
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001245 if (BEGIN_LP_RING(4) == 0) {
1246 OUT_RING(MI_STORE_DWORD_INDEX);
1247 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1248 OUT_RING(dev_priv->counter);
1249 OUT_RING(MI_USER_INTERRUPT);
1250 ADVANCE_LP_RING();
1251 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001252
Alan Hourihanec29b6692006-08-12 16:29:24 +10001253 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254}
1255
Dave Airlie84b1fd12007-07-11 15:53:27 +10001256static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257{
1258 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001259 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 int ret = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001261 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262
Zhao Yakui44d98a62009-10-09 11:39:40 +08001263 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 READ_BREADCRUMB(dev_priv));
1265
Eric Anholted4cb412008-07-29 12:10:39 -07001266 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001267 if (master_priv->sarea_priv)
1268 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001270 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271
Dave Airlie7c1c2872008-11-28 14:22:24 +10001272 if (master_priv->sarea_priv)
1273 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001275 if (ring->irq_get(ring)) {
1276 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1277 READ_BREADCRUMB(dev_priv) >= irq_nr);
1278 ring->irq_put(ring);
Chris Wilson5a9a8d12011-01-23 13:03:24 +00001279 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1280 ret = -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
Eric Anholt20caafa2007-08-25 19:22:43 +10001282 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001283 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1285 }
1286
Dave Airlieaf6061a2008-05-07 12:15:39 +10001287 return ret;
1288}
1289
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290/* Needs the lock as it touches the ring.
1291 */
Eric Anholtc153f452007-09-03 12:06:45 +10001292int i915_irq_emit(struct drm_device *dev, void *data,
1293 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001296 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 int result;
1298
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001299 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001300 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001301 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 }
Eric Anholt299eb932009-02-24 22:14:12 -08001303
1304 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1305
Eric Anholt546b0972008-09-01 16:45:29 -07001306 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001308 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
Eric Anholtc153f452007-09-03 12:06:45 +10001310 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001312 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 }
1314
1315 return 0;
1316}
1317
1318/* Doesn't need the hardware lock.
1319 */
Eric Anholtc153f452007-09-03 12:06:45 +10001320int i915_irq_wait(struct drm_device *dev, void *data,
1321 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001324 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325
1326 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001327 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001328 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 }
1330
Eric Anholtc153f452007-09-03 12:06:45 +10001331 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332}
1333
Keith Packard42f52ef2008-10-18 19:39:29 -07001334/* Called from drm generic code, passed 'crtc' which
1335 * we use as a pipe index
1336 */
1337int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001338{
1339 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001340 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001341
Chris Wilson5eddb702010-09-11 13:48:45 +01001342 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001343 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001344
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001345 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001346 if (HAS_PCH_SPLIT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001347 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Li Pengc062df62010-01-23 00:12:58 +08001348 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001349 else if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001350 i915_enable_pipestat(dev_priv, pipe,
1351 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001352 else
Keith Packard7c463582008-11-04 02:03:27 -08001353 i915_enable_pipestat(dev_priv, pipe,
1354 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001355
1356 /* maintain vblank delivery even in deep C-states */
1357 if (dev_priv->info->gen == 3)
1358 I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001359 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001360
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001361 return 0;
1362}
1363
Keith Packard42f52ef2008-10-18 19:39:29 -07001364/* Called from drm generic code, passed 'crtc' which
1365 * we use as a pipe index
1366 */
1367void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001368{
1369 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001370 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001371
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001372 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001373 if (dev_priv->info->gen == 3)
1374 I915_WRITE(INSTPM,
1375 INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
1376
Eric Anholtbad720f2009-10-22 16:11:14 -07001377 if (HAS_PCH_SPLIT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001378 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Li Pengc062df62010-01-23 00:12:58 +08001379 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1380 else
1381 i915_disable_pipestat(dev_priv, pipe,
1382 PIPE_VBLANK_INTERRUPT_ENABLE |
1383 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001384 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001385}
1386
Dave Airlie702880f2006-06-24 17:07:34 +10001387/* Set the vblank monitor pipe
1388 */
Eric Anholtc153f452007-09-03 12:06:45 +10001389int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1390 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001391{
Dave Airlie702880f2006-06-24 17:07:34 +10001392 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001393
1394 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001395 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001396 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001397 }
1398
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001399 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001400}
1401
Eric Anholtc153f452007-09-03 12:06:45 +10001402int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1403 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001404{
Dave Airlie702880f2006-06-24 17:07:34 +10001405 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001406 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001407
1408 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001409 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001410 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001411 }
1412
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001413 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001414
Dave Airlie702880f2006-06-24 17:07:34 +10001415 return 0;
1416}
1417
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001418/**
1419 * Schedule buffer swap at given vertical blank.
1420 */
Eric Anholtc153f452007-09-03 12:06:45 +10001421int i915_vblank_swap(struct drm_device *dev, void *data,
1422 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001423{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001424 /* The delayed swap mechanism was fundamentally racy, and has been
1425 * removed. The model was that the client requested a delayed flip/swap
1426 * from the kernel, then waited for vblank before continuing to perform
1427 * rendering. The problem was that the kernel might wake the client
1428 * up before it dispatched the vblank swap (since the lock has to be
1429 * held while touching the ringbuffer), in which case the client would
1430 * clear and start the next frame before the swap occurred, and
1431 * flicker would occur in addition to likely missing the vblank.
1432 *
1433 * In the absence of this ioctl, userland falls back to a correct path
1434 * of waiting for a vblank, then dispatching the swap on its own.
1435 * Context switching to userland and back is plenty fast enough for
1436 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001437 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001438 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001439}
1440
Chris Wilson893eead2010-10-27 14:44:35 +01001441static u32
1442ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001443{
Chris Wilson893eead2010-10-27 14:44:35 +01001444 return list_entry(ring->request_list.prev,
1445 struct drm_i915_gem_request, list)->seqno;
1446}
1447
1448static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1449{
1450 if (list_empty(&ring->request_list) ||
1451 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1452 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001453 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001454 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1455 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001456 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001457 ring->get_seqno(ring));
1458 wake_up_all(&ring->irq_queue);
1459 *err = true;
1460 }
1461 return true;
1462 }
1463 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001464}
1465
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001466static bool kick_ring(struct intel_ring_buffer *ring)
1467{
1468 struct drm_device *dev = ring->dev;
1469 struct drm_i915_private *dev_priv = dev->dev_private;
1470 u32 tmp = I915_READ_CTL(ring);
1471 if (tmp & RING_WAIT) {
1472 DRM_ERROR("Kicking stuck wait on %s\n",
1473 ring->name);
1474 I915_WRITE_CTL(ring, tmp);
1475 return true;
1476 }
1477 if (IS_GEN6(dev) &&
1478 (tmp & RING_WAIT_SEMAPHORE)) {
1479 DRM_ERROR("Kicking stuck semaphore on %s\n",
1480 ring->name);
1481 I915_WRITE_CTL(ring, tmp);
1482 return true;
1483 }
1484 return false;
1485}
1486
Ben Gamarif65d9422009-09-14 17:48:44 -04001487/**
1488 * This is called when the chip hasn't reported back with completed
1489 * batchbuffers in a long time. The first time this is called we simply record
1490 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1491 * again, we assume the chip is wedged and try to fix it.
1492 */
1493void i915_hangcheck_elapsed(unsigned long data)
1494{
1495 struct drm_device *dev = (struct drm_device *)data;
1496 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001497 uint32_t acthd, instdone, instdone1;
Chris Wilson893eead2010-10-27 14:44:35 +01001498 bool err = false;
1499
1500 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001501 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1502 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1503 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001504 dev_priv->hangcheck_count = 0;
1505 if (err)
1506 goto repeat;
1507 return;
1508 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001509
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001510 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001511 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001512 instdone = I915_READ(INSTDONE);
1513 instdone1 = 0;
1514 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001515 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001516 instdone = I915_READ(INSTDONE_I965);
1517 instdone1 = I915_READ(INSTDONE1);
1518 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001519
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001520 if (dev_priv->last_acthd == acthd &&
1521 dev_priv->last_instdone == instdone &&
1522 dev_priv->last_instdone1 == instdone1) {
1523 if (dev_priv->hangcheck_count++ > 1) {
1524 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001525
1526 if (!IS_GEN2(dev)) {
1527 /* Is the chip hanging on a WAIT_FOR_EVENT?
1528 * If so we can simply poke the RB_WAIT bit
1529 * and break the hang. This should work on
1530 * all but the second generation chipsets.
1531 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001532
1533 if (kick_ring(&dev_priv->ring[RCS]))
Chris Wilson893eead2010-10-27 14:44:35 +01001534 goto repeat;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001535
1536 if (HAS_BSD(dev) &&
1537 kick_ring(&dev_priv->ring[VCS]))
1538 goto repeat;
1539
1540 if (HAS_BLT(dev) &&
1541 kick_ring(&dev_priv->ring[BCS]))
1542 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001543 }
1544
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001545 i915_handle_error(dev, true);
1546 return;
1547 }
1548 } else {
1549 dev_priv->hangcheck_count = 0;
1550
1551 dev_priv->last_acthd = acthd;
1552 dev_priv->last_instdone = instdone;
1553 dev_priv->last_instdone1 = instdone1;
1554 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001555
Chris Wilson893eead2010-10-27 14:44:35 +01001556repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001557 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001558 mod_timer(&dev_priv->hangcheck_timer,
1559 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001560}
1561
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562/* drm_dma.h hooks
1563*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001564static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001565{
1566 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1567
1568 I915_WRITE(HWSTAM, 0xeffe);
1569
1570 /* XXX hotplug from PCH */
1571
1572 I915_WRITE(DEIMR, 0xffffffff);
1573 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001574 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001575
1576 /* and GT */
1577 I915_WRITE(GTIMR, 0xffffffff);
1578 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001579 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001580
1581 /* south display irq */
1582 I915_WRITE(SDEIMR, 0xffffffff);
1583 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001584 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001585}
1586
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001587static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001588{
1589 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1590 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001591 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1592 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001593 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001594 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001595
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001596 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001597
1598 /* should always can generate irq */
1599 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001600 I915_WRITE(DEIMR, dev_priv->irq_mask);
1601 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001602 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001603
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001604 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001605
1606 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001607 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001608
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001609 if (IS_GEN6(dev))
1610 render_irqs =
1611 GT_USER_INTERRUPT |
1612 GT_GEN6_BSD_USER_INTERRUPT |
1613 GT_BLT_USER_INTERRUPT;
1614 else
1615 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001616 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001617 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001618 GT_BSD_USER_INTERRUPT;
1619 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001620 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001621
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001622 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001623 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1624 SDE_PORTB_HOTPLUG_CPT |
1625 SDE_PORTC_HOTPLUG_CPT |
1626 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001627 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001628 hotplug_mask = (SDE_CRT_HOTPLUG |
1629 SDE_PORTB_HOTPLUG |
1630 SDE_PORTC_HOTPLUG |
1631 SDE_PORTD_HOTPLUG |
1632 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001633 }
1634
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001635 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001636
1637 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001638 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1639 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001640 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001641
Jesse Barnesf97108d2010-01-29 11:27:07 -08001642 if (IS_IRONLAKE_M(dev)) {
1643 /* Clear & enable PCU event interrupts */
1644 I915_WRITE(DEIIR, DE_PCU_EVENT);
1645 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1646 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1647 }
1648
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001649 return 0;
1650}
1651
Dave Airlie84b1fd12007-07-11 15:53:27 +10001652void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653{
1654 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001655 int pipe;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
Jesse Barnes79e53942008-11-07 14:24:08 -08001657 atomic_set(&dev_priv->irq_received, 0);
1658
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001659 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001660 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001661
Eric Anholtbad720f2009-10-22 16:11:14 -07001662 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001663 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001664 return;
1665 }
1666
Jesse Barnes5ca58282009-03-31 14:11:15 -07001667 if (I915_HAS_HOTPLUG(dev)) {
1668 I915_WRITE(PORT_HOTPLUG_EN, 0);
1669 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1670 }
1671
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001672 I915_WRITE(HWSTAM, 0xeffe);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001673 for_each_pipe(pipe)
1674 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001675 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001676 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001677 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678}
1679
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001680/*
1681 * Must be called after intel_modeset_init or hotplug interrupts won't be
1682 * enabled correctly.
1683 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001684int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685{
1686 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001687 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001688 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001689
1690 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001691
Eric Anholtbad720f2009-10-22 16:11:14 -07001692 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001693 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001694
Keith Packard7c463582008-11-04 02:03:27 -08001695 /* Unmask the interrupts that we always want on. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001696 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001697
Keith Packard7c463582008-11-04 02:03:27 -08001698 dev_priv->pipestat[0] = 0;
1699 dev_priv->pipestat[1] = 0;
1700
Jesse Barnes5ca58282009-03-31 14:11:15 -07001701 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001702 /* Enable in IER... */
1703 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1704 /* and unmask in IMR */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001705 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
Adam Jacksonc496fa12010-05-27 17:26:45 -04001706 }
1707
1708 /*
1709 * Enable some error detection, note the instruction error mask
1710 * bit is reserved, so we leave it masked.
1711 */
1712 if (IS_G4X(dev)) {
1713 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1714 GM45_ERROR_MEM_PRIV |
1715 GM45_ERROR_CP_PRIV |
1716 I915_ERROR_MEMORY_REFRESH);
1717 } else {
1718 error_mask = ~(I915_ERROR_PAGE_TABLE |
1719 I915_ERROR_MEMORY_REFRESH);
1720 }
1721 I915_WRITE(EMR, error_mask);
1722
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001723 I915_WRITE(IMR, dev_priv->irq_mask);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001724 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001725 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001726
1727 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001728 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1729
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001730 /* Note HDMI and DP share bits */
1731 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1732 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1733 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1734 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1735 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1736 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1737 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1738 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1739 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1740 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001741 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001742 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001743
1744 /* Programming the CRT detection parameters tends
1745 to generate a spurious hotplug event about three
1746 seconds later. So just do it once.
1747 */
1748 if (IS_G4X(dev))
1749 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1750 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1751 }
1752
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001753 /* Ignore TV since it's buggy */
1754
Jesse Barnes5ca58282009-03-31 14:11:15 -07001755 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001756 }
1757
Chris Wilson3b617962010-08-24 09:02:58 +01001758 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001759
1760 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761}
1762
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001763static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001764{
1765 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1766 I915_WRITE(HWSTAM, 0xffffffff);
1767
1768 I915_WRITE(DEIMR, 0xffffffff);
1769 I915_WRITE(DEIER, 0x0);
1770 I915_WRITE(DEIIR, I915_READ(DEIIR));
1771
1772 I915_WRITE(GTIMR, 0xffffffff);
1773 I915_WRITE(GTIER, 0x0);
1774 I915_WRITE(GTIIR, I915_READ(GTIIR));
1775}
1776
Dave Airlie84b1fd12007-07-11 15:53:27 +10001777void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778{
1779 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001780 int pipe;
Dave Airlie91e37382006-02-18 15:17:04 +11001781
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 if (!dev_priv)
1783 return;
1784
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001785 dev_priv->vblank_pipe = 0;
1786
Eric Anholtbad720f2009-10-22 16:11:14 -07001787 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001788 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001789 return;
1790 }
1791
Jesse Barnes5ca58282009-03-31 14:11:15 -07001792 if (I915_HAS_HOTPLUG(dev)) {
1793 I915_WRITE(PORT_HOTPLUG_EN, 0);
1794 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1795 }
1796
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001797 I915_WRITE(HWSTAM, 0xffffffff);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001798 for_each_pipe(pipe)
1799 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001800 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001801 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001802
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001803 for_each_pipe(pipe)
1804 I915_WRITE(PIPESTAT(pipe),
1805 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
Keith Packard7c463582008-11-04 02:03:27 -08001806 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807}