Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 3 | * Copyright (C) 2013, Intel Corporation |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License as published by |
| 7 | * the Free Software Foundation; either version 2 of the License, or |
| 8 | * (at your option) any later version. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 18 | */ |
| 19 | |
| 20 | #include <linux/init.h> |
| 21 | #include <linux/module.h> |
| 22 | #include <linux/device.h> |
| 23 | #include <linux/ioport.h> |
| 24 | #include <linux/errno.h> |
Sachin Kamat | cbfd6a2 | 2013-04-08 15:49:33 +0530 | [diff] [blame] | 25 | #include <linux/err.h> |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 26 | #include <linux/interrupt.h> |
| 27 | #include <linux/platform_device.h> |
Sebastian Andrzej Siewior | 8348c25 | 2010-11-22 17:12:15 -0800 | [diff] [blame] | 28 | #include <linux/spi/pxa2xx_spi.h> |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 29 | #include <linux/spi/spi.h> |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 30 | #include <linux/delay.h> |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 31 | #include <linux/gpio.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 32 | #include <linux/slab.h> |
Mika Westerberg | 3343b7a | 2013-01-22 12:26:27 +0200 | [diff] [blame] | 33 | #include <linux/clk.h> |
Mika Westerberg | 7d94a50 | 2013-01-22 12:26:30 +0200 | [diff] [blame] | 34 | #include <linux/pm_runtime.h> |
Mika Westerberg | a349685 | 2013-01-22 12:26:33 +0200 | [diff] [blame] | 35 | #include <linux/acpi.h> |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 36 | |
| 37 | #include <asm/io.h> |
| 38 | #include <asm/irq.h> |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 39 | #include <asm/delay.h> |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 40 | |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 41 | #include "spi-pxa2xx.h" |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 42 | |
| 43 | MODULE_AUTHOR("Stephen Street"); |
Will Newton | 037cdaf | 2007-12-10 15:49:25 -0800 | [diff] [blame] | 44 | MODULE_DESCRIPTION("PXA2xx SSP SPI Controller"); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 45 | MODULE_LICENSE("GPL"); |
Kay Sievers | 7e38c3c | 2008-04-10 21:29:20 -0700 | [diff] [blame] | 46 | MODULE_ALIAS("platform:pxa2xx-spi"); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 47 | |
Vernon Sauder | f1f640a | 2008-10-15 22:02:43 -0700 | [diff] [blame] | 48 | #define TIMOUT_DFLT 1000 |
| 49 | |
Ned Forrester | b97c74b | 2008-02-23 15:23:40 -0800 | [diff] [blame] | 50 | /* |
| 51 | * for testing SSCR1 changes that require SSP restart, basically |
| 52 | * everything except the service and interrupt enables, the pxa270 developer |
| 53 | * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this |
| 54 | * list, but the PXA255 dev man says all bits without really meaning the |
| 55 | * service and interrupt enables |
| 56 | */ |
| 57 | #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \ |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 58 | | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \ |
Ned Forrester | b97c74b | 2008-02-23 15:23:40 -0800 | [diff] [blame] | 59 | | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \ |
| 60 | | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \ |
| 61 | | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \ |
| 62 | | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM) |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 63 | |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 64 | #define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \ |
| 65 | | QUARK_X1000_SSCR1_EFWR \ |
| 66 | | QUARK_X1000_SSCR1_RFT \ |
| 67 | | QUARK_X1000_SSCR1_TFT \ |
| 68 | | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM) |
| 69 | |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 70 | #define LPSS_RX_THRESH_DFLT 64 |
| 71 | #define LPSS_TX_LOTHRESH_DFLT 160 |
| 72 | #define LPSS_TX_HITHRESH_DFLT 224 |
| 73 | |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 74 | struct quark_spi_rate { |
| 75 | u32 bitrate; |
| 76 | u32 dds_clk_rate; |
| 77 | u32 clk_div; |
| 78 | }; |
| 79 | |
| 80 | /* |
| 81 | * 'rate', 'dds', 'clk_div' lookup table, which is defined in |
| 82 | * the Quark SPI datasheet. |
| 83 | */ |
| 84 | static const struct quark_spi_rate quark_spi_rate_table[] = { |
| 85 | /* bitrate, dds_clk_rate, clk_div */ |
| 86 | {50000000, 0x800000, 0}, |
| 87 | {40000000, 0x666666, 0}, |
| 88 | {25000000, 0x400000, 0}, |
| 89 | {20000000, 0x666666, 1}, |
| 90 | {16667000, 0x800000, 2}, |
| 91 | {13333000, 0x666666, 2}, |
| 92 | {12500000, 0x200000, 0}, |
| 93 | {10000000, 0x800000, 4}, |
| 94 | {8000000, 0x666666, 4}, |
| 95 | {6250000, 0x400000, 3}, |
| 96 | {5000000, 0x400000, 4}, |
| 97 | {4000000, 0x666666, 9}, |
| 98 | {3125000, 0x80000, 0}, |
| 99 | {2500000, 0x400000, 9}, |
| 100 | {2000000, 0x666666, 19}, |
| 101 | {1563000, 0x40000, 0}, |
| 102 | {1250000, 0x200000, 9}, |
| 103 | {1000000, 0x400000, 24}, |
| 104 | {800000, 0x666666, 49}, |
| 105 | {781250, 0x20000, 0}, |
| 106 | {625000, 0x200000, 19}, |
| 107 | {500000, 0x400000, 49}, |
| 108 | {400000, 0x666666, 99}, |
| 109 | {390625, 0x10000, 0}, |
| 110 | {250000, 0x400000, 99}, |
| 111 | {200000, 0x666666, 199}, |
| 112 | {195313, 0x8000, 0}, |
| 113 | {125000, 0x100000, 49}, |
| 114 | {100000, 0x200000, 124}, |
| 115 | {50000, 0x100000, 124}, |
| 116 | {25000, 0x80000, 124}, |
| 117 | {10016, 0x20000, 77}, |
| 118 | {5040, 0x20000, 154}, |
| 119 | {1002, 0x8000, 194}, |
| 120 | }; |
| 121 | |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 122 | /* Offset from drv_data->lpss_base */ |
Mika Westerberg | 1de7061 | 2013-07-03 13:25:06 +0300 | [diff] [blame] | 123 | #define GENERAL_REG 0x08 |
| 124 | #define GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24) |
Mika Westerberg | 0054e28 | 2013-03-05 12:05:17 +0200 | [diff] [blame] | 125 | #define SSP_REG 0x0c |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 126 | #define SPI_CS_CONTROL 0x18 |
| 127 | #define SPI_CS_CONTROL_SW_MODE BIT(0) |
| 128 | #define SPI_CS_CONTROL_CS_HIGH BIT(1) |
| 129 | |
| 130 | static bool is_lpss_ssp(const struct driver_data *drv_data) |
| 131 | { |
| 132 | return drv_data->ssp_type == LPSS_SSP; |
| 133 | } |
| 134 | |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 135 | static bool is_quark_x1000_ssp(const struct driver_data *drv_data) |
| 136 | { |
| 137 | return drv_data->ssp_type == QUARK_X1000_SSP; |
| 138 | } |
| 139 | |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 140 | static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data) |
| 141 | { |
| 142 | switch (drv_data->ssp_type) { |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 143 | case QUARK_X1000_SSP: |
| 144 | return QUARK_X1000_SSCR1_CHANGE_MASK; |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 145 | default: |
| 146 | return SSCR1_CHANGE_MASK; |
| 147 | } |
| 148 | } |
| 149 | |
| 150 | static u32 |
| 151 | pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data) |
| 152 | { |
| 153 | switch (drv_data->ssp_type) { |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 154 | case QUARK_X1000_SSP: |
| 155 | return RX_THRESH_QUARK_X1000_DFLT; |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 156 | default: |
| 157 | return RX_THRESH_DFLT; |
| 158 | } |
| 159 | } |
| 160 | |
| 161 | static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data) |
| 162 | { |
| 163 | void __iomem *reg = drv_data->ioaddr; |
| 164 | u32 mask; |
| 165 | |
| 166 | switch (drv_data->ssp_type) { |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 167 | case QUARK_X1000_SSP: |
| 168 | mask = QUARK_X1000_SSSR_TFL_MASK; |
| 169 | break; |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 170 | default: |
| 171 | mask = SSSR_TFL_MASK; |
| 172 | break; |
| 173 | } |
| 174 | |
| 175 | return (read_SSSR(reg) & mask) == mask; |
| 176 | } |
| 177 | |
| 178 | static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data, |
| 179 | u32 *sccr1_reg) |
| 180 | { |
| 181 | u32 mask; |
| 182 | |
| 183 | switch (drv_data->ssp_type) { |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 184 | case QUARK_X1000_SSP: |
| 185 | mask = QUARK_X1000_SSCR1_RFT; |
| 186 | break; |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 187 | default: |
| 188 | mask = SSCR1_RFT; |
| 189 | break; |
| 190 | } |
| 191 | *sccr1_reg &= ~mask; |
| 192 | } |
| 193 | |
| 194 | static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data, |
| 195 | u32 *sccr1_reg, u32 threshold) |
| 196 | { |
| 197 | switch (drv_data->ssp_type) { |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 198 | case QUARK_X1000_SSP: |
| 199 | *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold); |
| 200 | break; |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 201 | default: |
| 202 | *sccr1_reg |= SSCR1_RxTresh(threshold); |
| 203 | break; |
| 204 | } |
| 205 | } |
| 206 | |
| 207 | static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data, |
| 208 | u32 clk_div, u8 bits) |
| 209 | { |
| 210 | switch (drv_data->ssp_type) { |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 211 | case QUARK_X1000_SSP: |
| 212 | return clk_div |
| 213 | | QUARK_X1000_SSCR0_Motorola |
| 214 | | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits) |
| 215 | | SSCR0_SSE; |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 216 | default: |
| 217 | return clk_div |
| 218 | | SSCR0_Motorola |
| 219 | | SSCR0_DataSize(bits > 16 ? bits - 16 : bits) |
| 220 | | SSCR0_SSE |
| 221 | | (bits > 16 ? SSCR0_EDSS : 0); |
| 222 | } |
| 223 | } |
| 224 | |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 225 | /* |
| 226 | * Read and write LPSS SSP private registers. Caller must first check that |
| 227 | * is_lpss_ssp() returns true before these can be called. |
| 228 | */ |
| 229 | static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset) |
| 230 | { |
| 231 | WARN_ON(!drv_data->lpss_base); |
| 232 | return readl(drv_data->lpss_base + offset); |
| 233 | } |
| 234 | |
| 235 | static void __lpss_ssp_write_priv(struct driver_data *drv_data, |
| 236 | unsigned offset, u32 value) |
| 237 | { |
| 238 | WARN_ON(!drv_data->lpss_base); |
| 239 | writel(value, drv_data->lpss_base + offset); |
| 240 | } |
| 241 | |
| 242 | /* |
| 243 | * lpss_ssp_setup - perform LPSS SSP specific setup |
| 244 | * @drv_data: pointer to the driver private data |
| 245 | * |
| 246 | * Perform LPSS SSP specific setup. This function must be called first if |
| 247 | * one is going to use LPSS SSP private registers. |
| 248 | */ |
| 249 | static void lpss_ssp_setup(struct driver_data *drv_data) |
| 250 | { |
| 251 | unsigned offset = 0x400; |
| 252 | u32 value, orig; |
| 253 | |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 254 | /* |
| 255 | * Perform auto-detection of the LPSS SSP private registers. They |
| 256 | * can be either at 1k or 2k offset from the base address. |
| 257 | */ |
| 258 | orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL); |
| 259 | |
Chew, Chiau Ee | e61f487 | 2014-06-13 23:57:25 +0800 | [diff] [blame] | 260 | /* Test SPI_CS_CONTROL_SW_MODE bit enabling */ |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 261 | value = orig | SPI_CS_CONTROL_SW_MODE; |
| 262 | writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL); |
| 263 | value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL); |
| 264 | if (value != (orig | SPI_CS_CONTROL_SW_MODE)) { |
| 265 | offset = 0x800; |
| 266 | goto detection_done; |
| 267 | } |
| 268 | |
Chew, Chiau Ee | e61f487 | 2014-06-13 23:57:25 +0800 | [diff] [blame] | 269 | orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL); |
| 270 | |
| 271 | /* Test SPI_CS_CONTROL_SW_MODE bit disabling */ |
| 272 | value = orig & ~SPI_CS_CONTROL_SW_MODE; |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 273 | writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL); |
| 274 | value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL); |
Chew, Chiau Ee | e61f487 | 2014-06-13 23:57:25 +0800 | [diff] [blame] | 275 | if (value != (orig & ~SPI_CS_CONTROL_SW_MODE)) { |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 276 | offset = 0x800; |
| 277 | goto detection_done; |
| 278 | } |
| 279 | |
| 280 | detection_done: |
| 281 | /* Now set the LPSS base */ |
| 282 | drv_data->lpss_base = drv_data->ioaddr + offset; |
| 283 | |
| 284 | /* Enable software chip select control */ |
| 285 | value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH; |
| 286 | __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value); |
Mika Westerberg | 0054e28 | 2013-03-05 12:05:17 +0200 | [diff] [blame] | 287 | |
| 288 | /* Enable multiblock DMA transfers */ |
Mika Westerberg | 1de7061 | 2013-07-03 13:25:06 +0300 | [diff] [blame] | 289 | if (drv_data->master_info->enable_dma) { |
Mika Westerberg | 0054e28 | 2013-03-05 12:05:17 +0200 | [diff] [blame] | 290 | __lpss_ssp_write_priv(drv_data, SSP_REG, 1); |
Mika Westerberg | 1de7061 | 2013-07-03 13:25:06 +0300 | [diff] [blame] | 291 | |
| 292 | value = __lpss_ssp_read_priv(drv_data, GENERAL_REG); |
| 293 | value |= GENERAL_REG_RXTO_HOLDOFF_DISABLE; |
| 294 | __lpss_ssp_write_priv(drv_data, GENERAL_REG, value); |
| 295 | } |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 296 | } |
| 297 | |
| 298 | static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable) |
| 299 | { |
| 300 | u32 value; |
| 301 | |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 302 | value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL); |
| 303 | if (enable) |
| 304 | value &= ~SPI_CS_CONTROL_CS_HIGH; |
| 305 | else |
| 306 | value |= SPI_CS_CONTROL_CS_HIGH; |
| 307 | __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value); |
| 308 | } |
| 309 | |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 310 | static void cs_assert(struct driver_data *drv_data) |
| 311 | { |
| 312 | struct chip_data *chip = drv_data->cur_chip; |
| 313 | |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 314 | if (drv_data->ssp_type == CE4100_SSP) { |
| 315 | write_SSSR(drv_data->cur_chip->frm, drv_data->ioaddr); |
| 316 | return; |
| 317 | } |
| 318 | |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 319 | if (chip->cs_control) { |
| 320 | chip->cs_control(PXA2XX_CS_ASSERT); |
| 321 | return; |
| 322 | } |
| 323 | |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 324 | if (gpio_is_valid(chip->gpio_cs)) { |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 325 | gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted); |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 326 | return; |
| 327 | } |
| 328 | |
Jarkko Nikula | 7566bcc | 2014-12-18 15:04:20 +0200 | [diff] [blame] | 329 | if (is_lpss_ssp(drv_data)) |
| 330 | lpss_ssp_cs_control(drv_data, true); |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 331 | } |
| 332 | |
| 333 | static void cs_deassert(struct driver_data *drv_data) |
| 334 | { |
| 335 | struct chip_data *chip = drv_data->cur_chip; |
| 336 | |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 337 | if (drv_data->ssp_type == CE4100_SSP) |
| 338 | return; |
| 339 | |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 340 | if (chip->cs_control) { |
Daniel Ribeiro | 2b2562d | 2009-04-08 22:48:03 -0300 | [diff] [blame] | 341 | chip->cs_control(PXA2XX_CS_DEASSERT); |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 342 | return; |
| 343 | } |
| 344 | |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 345 | if (gpio_is_valid(chip->gpio_cs)) { |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 346 | gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted); |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 347 | return; |
| 348 | } |
| 349 | |
Jarkko Nikula | 7566bcc | 2014-12-18 15:04:20 +0200 | [diff] [blame] | 350 | if (is_lpss_ssp(drv_data)) |
| 351 | lpss_ssp_cs_control(drv_data, false); |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 352 | } |
| 353 | |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 354 | int pxa2xx_spi_flush(struct driver_data *drv_data) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 355 | { |
| 356 | unsigned long limit = loops_per_jiffy << 1; |
| 357 | |
David Brownell | cf43369 | 2008-04-28 02:14:17 -0700 | [diff] [blame] | 358 | void __iomem *reg = drv_data->ioaddr; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 359 | |
| 360 | do { |
| 361 | while (read_SSSR(reg) & SSSR_RNE) { |
| 362 | read_SSDR(reg); |
| 363 | } |
Roel Kluin | 306c68a | 2009-04-21 12:24:46 -0700 | [diff] [blame] | 364 | } while ((read_SSSR(reg) & SSSR_BSY) && --limit); |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 365 | write_SSSR_CS(drv_data, SSSR_ROR); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 366 | |
| 367 | return limit; |
| 368 | } |
| 369 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 370 | static int null_writer(struct driver_data *drv_data) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 371 | { |
David Brownell | cf43369 | 2008-04-28 02:14:17 -0700 | [diff] [blame] | 372 | void __iomem *reg = drv_data->ioaddr; |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 373 | u8 n_bytes = drv_data->n_bytes; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 374 | |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 375 | if (pxa2xx_spi_txfifo_full(drv_data) |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 376 | || (drv_data->tx == drv_data->tx_end)) |
| 377 | return 0; |
| 378 | |
| 379 | write_SSDR(0, reg); |
| 380 | drv_data->tx += n_bytes; |
| 381 | |
| 382 | return 1; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 383 | } |
| 384 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 385 | static int null_reader(struct driver_data *drv_data) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 386 | { |
David Brownell | cf43369 | 2008-04-28 02:14:17 -0700 | [diff] [blame] | 387 | void __iomem *reg = drv_data->ioaddr; |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 388 | u8 n_bytes = drv_data->n_bytes; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 389 | |
| 390 | while ((read_SSSR(reg) & SSSR_RNE) |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 391 | && (drv_data->rx < drv_data->rx_end)) { |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 392 | read_SSDR(reg); |
| 393 | drv_data->rx += n_bytes; |
| 394 | } |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 395 | |
| 396 | return drv_data->rx == drv_data->rx_end; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 397 | } |
| 398 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 399 | static int u8_writer(struct driver_data *drv_data) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 400 | { |
David Brownell | cf43369 | 2008-04-28 02:14:17 -0700 | [diff] [blame] | 401 | void __iomem *reg = drv_data->ioaddr; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 402 | |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 403 | if (pxa2xx_spi_txfifo_full(drv_data) |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 404 | || (drv_data->tx == drv_data->tx_end)) |
| 405 | return 0; |
| 406 | |
| 407 | write_SSDR(*(u8 *)(drv_data->tx), reg); |
| 408 | ++drv_data->tx; |
| 409 | |
| 410 | return 1; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 411 | } |
| 412 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 413 | static int u8_reader(struct driver_data *drv_data) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 414 | { |
David Brownell | cf43369 | 2008-04-28 02:14:17 -0700 | [diff] [blame] | 415 | void __iomem *reg = drv_data->ioaddr; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 416 | |
| 417 | while ((read_SSSR(reg) & SSSR_RNE) |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 418 | && (drv_data->rx < drv_data->rx_end)) { |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 419 | *(u8 *)(drv_data->rx) = read_SSDR(reg); |
| 420 | ++drv_data->rx; |
| 421 | } |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 422 | |
| 423 | return drv_data->rx == drv_data->rx_end; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 424 | } |
| 425 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 426 | static int u16_writer(struct driver_data *drv_data) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 427 | { |
David Brownell | cf43369 | 2008-04-28 02:14:17 -0700 | [diff] [blame] | 428 | void __iomem *reg = drv_data->ioaddr; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 429 | |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 430 | if (pxa2xx_spi_txfifo_full(drv_data) |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 431 | || (drv_data->tx == drv_data->tx_end)) |
| 432 | return 0; |
| 433 | |
| 434 | write_SSDR(*(u16 *)(drv_data->tx), reg); |
| 435 | drv_data->tx += 2; |
| 436 | |
| 437 | return 1; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 438 | } |
| 439 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 440 | static int u16_reader(struct driver_data *drv_data) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 441 | { |
David Brownell | cf43369 | 2008-04-28 02:14:17 -0700 | [diff] [blame] | 442 | void __iomem *reg = drv_data->ioaddr; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 443 | |
| 444 | while ((read_SSSR(reg) & SSSR_RNE) |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 445 | && (drv_data->rx < drv_data->rx_end)) { |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 446 | *(u16 *)(drv_data->rx) = read_SSDR(reg); |
| 447 | drv_data->rx += 2; |
| 448 | } |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 449 | |
| 450 | return drv_data->rx == drv_data->rx_end; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 451 | } |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 452 | |
| 453 | static int u32_writer(struct driver_data *drv_data) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 454 | { |
David Brownell | cf43369 | 2008-04-28 02:14:17 -0700 | [diff] [blame] | 455 | void __iomem *reg = drv_data->ioaddr; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 456 | |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 457 | if (pxa2xx_spi_txfifo_full(drv_data) |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 458 | || (drv_data->tx == drv_data->tx_end)) |
| 459 | return 0; |
| 460 | |
| 461 | write_SSDR(*(u32 *)(drv_data->tx), reg); |
| 462 | drv_data->tx += 4; |
| 463 | |
| 464 | return 1; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 465 | } |
| 466 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 467 | static int u32_reader(struct driver_data *drv_data) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 468 | { |
David Brownell | cf43369 | 2008-04-28 02:14:17 -0700 | [diff] [blame] | 469 | void __iomem *reg = drv_data->ioaddr; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 470 | |
| 471 | while ((read_SSSR(reg) & SSSR_RNE) |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 472 | && (drv_data->rx < drv_data->rx_end)) { |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 473 | *(u32 *)(drv_data->rx) = read_SSDR(reg); |
| 474 | drv_data->rx += 4; |
| 475 | } |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 476 | |
| 477 | return drv_data->rx == drv_data->rx_end; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 478 | } |
| 479 | |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 480 | void *pxa2xx_spi_next_transfer(struct driver_data *drv_data) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 481 | { |
| 482 | struct spi_message *msg = drv_data->cur_msg; |
| 483 | struct spi_transfer *trans = drv_data->cur_transfer; |
| 484 | |
| 485 | /* Move to next transfer */ |
| 486 | if (trans->transfer_list.next != &msg->transfers) { |
| 487 | drv_data->cur_transfer = |
| 488 | list_entry(trans->transfer_list.next, |
| 489 | struct spi_transfer, |
| 490 | transfer_list); |
| 491 | return RUNNING_STATE; |
| 492 | } else |
| 493 | return DONE_STATE; |
| 494 | } |
| 495 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 496 | /* caller already set message->status; dma and pio irqs are blocked */ |
Stephen Street | 5daa3ba | 2006-05-20 15:00:19 -0700 | [diff] [blame] | 497 | static void giveback(struct driver_data *drv_data) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 498 | { |
| 499 | struct spi_transfer* last_transfer; |
Stephen Street | 5daa3ba | 2006-05-20 15:00:19 -0700 | [diff] [blame] | 500 | struct spi_message *msg; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 501 | |
Stephen Street | 5daa3ba | 2006-05-20 15:00:19 -0700 | [diff] [blame] | 502 | msg = drv_data->cur_msg; |
| 503 | drv_data->cur_msg = NULL; |
| 504 | drv_data->cur_transfer = NULL; |
Stephen Street | 5daa3ba | 2006-05-20 15:00:19 -0700 | [diff] [blame] | 505 | |
Axel Lin | 23e2c2a | 2014-02-12 22:13:27 +0800 | [diff] [blame] | 506 | last_transfer = list_last_entry(&msg->transfers, struct spi_transfer, |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 507 | transfer_list); |
| 508 | |
Ned Forrester | 8423597 | 2008-09-13 02:33:17 -0700 | [diff] [blame] | 509 | /* Delay if requested before any change in chip select */ |
| 510 | if (last_transfer->delay_usecs) |
| 511 | udelay(last_transfer->delay_usecs); |
| 512 | |
| 513 | /* Drop chip select UNLESS cs_change is true or we are returning |
| 514 | * a message with an error, or next message is for another chip |
| 515 | */ |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 516 | if (!last_transfer->cs_change) |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 517 | cs_deassert(drv_data); |
Ned Forrester | 8423597 | 2008-09-13 02:33:17 -0700 | [diff] [blame] | 518 | else { |
| 519 | struct spi_message *next_msg; |
| 520 | |
| 521 | /* Holding of cs was hinted, but we need to make sure |
| 522 | * the next message is for the same chip. Don't waste |
| 523 | * time with the following tests unless this was hinted. |
| 524 | * |
| 525 | * We cannot postpone this until pump_messages, because |
| 526 | * after calling msg->complete (below) the driver that |
| 527 | * sent the current message could be unloaded, which |
| 528 | * could invalidate the cs_control() callback... |
| 529 | */ |
| 530 | |
| 531 | /* get a pointer to the next message, if any */ |
Mika Westerberg | 7f86bde | 2013-01-22 12:26:26 +0200 | [diff] [blame] | 532 | next_msg = spi_get_next_queued_message(drv_data->master); |
Ned Forrester | 8423597 | 2008-09-13 02:33:17 -0700 | [diff] [blame] | 533 | |
| 534 | /* see if the next and current messages point |
| 535 | * to the same chip |
| 536 | */ |
| 537 | if (next_msg && next_msg->spi != msg->spi) |
| 538 | next_msg = NULL; |
| 539 | if (!next_msg || msg->state == ERROR_STATE) |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 540 | cs_deassert(drv_data); |
Ned Forrester | 8423597 | 2008-09-13 02:33:17 -0700 | [diff] [blame] | 541 | } |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 542 | |
Mika Westerberg | 7f86bde | 2013-01-22 12:26:26 +0200 | [diff] [blame] | 543 | spi_finalize_current_message(drv_data->master); |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 544 | drv_data->cur_chip = NULL; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 545 | } |
| 546 | |
Sebastian Andrzej Siewior | 579d3bb | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 547 | static void reset_sccr1(struct driver_data *drv_data) |
| 548 | { |
| 549 | void __iomem *reg = drv_data->ioaddr; |
| 550 | struct chip_data *chip = drv_data->cur_chip; |
| 551 | u32 sccr1_reg; |
| 552 | |
| 553 | sccr1_reg = read_SSCR1(reg) & ~drv_data->int_cr1; |
| 554 | sccr1_reg &= ~SSCR1_RFT; |
| 555 | sccr1_reg |= chip->threshold; |
| 556 | write_SSCR1(sccr1_reg, reg); |
| 557 | } |
| 558 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 559 | static void int_error_stop(struct driver_data *drv_data, const char* msg) |
| 560 | { |
David Brownell | cf43369 | 2008-04-28 02:14:17 -0700 | [diff] [blame] | 561 | void __iomem *reg = drv_data->ioaddr; |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 562 | |
| 563 | /* Stop and reset SSP */ |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 564 | write_SSSR_CS(drv_data, drv_data->clear_sr); |
Sebastian Andrzej Siewior | 579d3bb | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 565 | reset_sccr1(drv_data); |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 566 | if (!pxa25x_ssp_comp(drv_data)) |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 567 | write_SSTO(0, reg); |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 568 | pxa2xx_spi_flush(drv_data); |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 569 | write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg); |
| 570 | |
| 571 | dev_err(&drv_data->pdev->dev, "%s\n", msg); |
| 572 | |
| 573 | drv_data->cur_msg->state = ERROR_STATE; |
| 574 | tasklet_schedule(&drv_data->pump_transfers); |
| 575 | } |
| 576 | |
| 577 | static void int_transfer_complete(struct driver_data *drv_data) |
| 578 | { |
David Brownell | cf43369 | 2008-04-28 02:14:17 -0700 | [diff] [blame] | 579 | void __iomem *reg = drv_data->ioaddr; |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 580 | |
| 581 | /* Stop SSP */ |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 582 | write_SSSR_CS(drv_data, drv_data->clear_sr); |
Sebastian Andrzej Siewior | 579d3bb | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 583 | reset_sccr1(drv_data); |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 584 | if (!pxa25x_ssp_comp(drv_data)) |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 585 | write_SSTO(0, reg); |
| 586 | |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 587 | /* Update total byte transferred return count actual bytes read */ |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 588 | drv_data->cur_msg->actual_length += drv_data->len - |
| 589 | (drv_data->rx_end - drv_data->rx); |
| 590 | |
Ned Forrester | 8423597 | 2008-09-13 02:33:17 -0700 | [diff] [blame] | 591 | /* Transfer delays and chip select release are |
| 592 | * handled in pump_transfers or giveback |
| 593 | */ |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 594 | |
| 595 | /* Move to next transfer */ |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 596 | drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data); |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 597 | |
| 598 | /* Schedule transfer tasklet */ |
| 599 | tasklet_schedule(&drv_data->pump_transfers); |
| 600 | } |
| 601 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 602 | static irqreturn_t interrupt_transfer(struct driver_data *drv_data) |
| 603 | { |
David Brownell | cf43369 | 2008-04-28 02:14:17 -0700 | [diff] [blame] | 604 | void __iomem *reg = drv_data->ioaddr; |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 605 | |
Stephen Street | 5daa3ba | 2006-05-20 15:00:19 -0700 | [diff] [blame] | 606 | u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ? |
| 607 | drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 608 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 609 | u32 irq_status = read_SSSR(reg) & irq_mask; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 610 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 611 | if (irq_status & SSSR_ROR) { |
| 612 | int_error_stop(drv_data, "interrupt_transfer: fifo overrun"); |
| 613 | return IRQ_HANDLED; |
| 614 | } |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 615 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 616 | if (irq_status & SSSR_TINT) { |
| 617 | write_SSSR(SSSR_TINT, reg); |
| 618 | if (drv_data->read(drv_data)) { |
| 619 | int_transfer_complete(drv_data); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 620 | return IRQ_HANDLED; |
| 621 | } |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 622 | } |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 623 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 624 | /* Drain rx fifo, Fill tx fifo and prevent overruns */ |
| 625 | do { |
| 626 | if (drv_data->read(drv_data)) { |
| 627 | int_transfer_complete(drv_data); |
| 628 | return IRQ_HANDLED; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 629 | } |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 630 | } while (drv_data->write(drv_data)); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 631 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 632 | if (drv_data->read(drv_data)) { |
| 633 | int_transfer_complete(drv_data); |
| 634 | return IRQ_HANDLED; |
| 635 | } |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 636 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 637 | if (drv_data->tx == drv_data->tx_end) { |
Sebastian Andrzej Siewior | 579d3bb | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 638 | u32 bytes_left; |
| 639 | u32 sccr1_reg; |
| 640 | |
| 641 | sccr1_reg = read_SSCR1(reg); |
| 642 | sccr1_reg &= ~SSCR1_TIE; |
| 643 | |
| 644 | /* |
| 645 | * PXA25x_SSP has no timeout, set up rx threshould for the |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 646 | * remaining RX bytes. |
Sebastian Andrzej Siewior | 579d3bb | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 647 | */ |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 648 | if (pxa25x_ssp_comp(drv_data)) { |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 649 | u32 rx_thre; |
Sebastian Andrzej Siewior | 579d3bb | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 650 | |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 651 | pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg); |
Sebastian Andrzej Siewior | 579d3bb | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 652 | |
| 653 | bytes_left = drv_data->rx_end - drv_data->rx; |
| 654 | switch (drv_data->n_bytes) { |
| 655 | case 4: |
| 656 | bytes_left >>= 1; |
| 657 | case 2: |
| 658 | bytes_left >>= 1; |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 659 | } |
Sebastian Andrzej Siewior | 579d3bb | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 660 | |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 661 | rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data); |
| 662 | if (rx_thre > bytes_left) |
| 663 | rx_thre = bytes_left; |
Sebastian Andrzej Siewior | 579d3bb | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 664 | |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 665 | pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 666 | } |
Sebastian Andrzej Siewior | 579d3bb | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 667 | write_SSCR1(sccr1_reg, reg); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 668 | } |
| 669 | |
Stephen Street | 5daa3ba | 2006-05-20 15:00:19 -0700 | [diff] [blame] | 670 | /* We did something */ |
| 671 | return IRQ_HANDLED; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 672 | } |
| 673 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 674 | static irqreturn_t ssp_int(int irq, void *dev_id) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 675 | { |
Jeff Garzik | c7bec5a | 2006-10-06 15:00:58 -0400 | [diff] [blame] | 676 | struct driver_data *drv_data = dev_id; |
David Brownell | cf43369 | 2008-04-28 02:14:17 -0700 | [diff] [blame] | 677 | void __iomem *reg = drv_data->ioaddr; |
Mika Westerberg | 7d94a50 | 2013-01-22 12:26:30 +0200 | [diff] [blame] | 678 | u32 sccr1_reg; |
Sebastian Andrzej Siewior | 49cbb1e | 2010-11-22 17:12:14 -0800 | [diff] [blame] | 679 | u32 mask = drv_data->mask_sr; |
| 680 | u32 status; |
| 681 | |
Mika Westerberg | 7d94a50 | 2013-01-22 12:26:30 +0200 | [diff] [blame] | 682 | /* |
| 683 | * The IRQ might be shared with other peripherals so we must first |
| 684 | * check that are we RPM suspended or not. If we are we assume that |
| 685 | * the IRQ was not for us (we shouldn't be RPM suspended when the |
| 686 | * interrupt is enabled). |
| 687 | */ |
| 688 | if (pm_runtime_suspended(&drv_data->pdev->dev)) |
| 689 | return IRQ_NONE; |
| 690 | |
Mika Westerberg | 269e4a4 | 2013-09-04 13:37:43 +0300 | [diff] [blame] | 691 | /* |
| 692 | * If the device is not yet in RPM suspended state and we get an |
| 693 | * interrupt that is meant for another device, check if status bits |
| 694 | * are all set to one. That means that the device is already |
| 695 | * powered off. |
| 696 | */ |
Sebastian Andrzej Siewior | 49cbb1e | 2010-11-22 17:12:14 -0800 | [diff] [blame] | 697 | status = read_SSSR(reg); |
Mika Westerberg | 269e4a4 | 2013-09-04 13:37:43 +0300 | [diff] [blame] | 698 | if (status == ~0) |
| 699 | return IRQ_NONE; |
| 700 | |
| 701 | sccr1_reg = read_SSCR1(reg); |
Sebastian Andrzej Siewior | 49cbb1e | 2010-11-22 17:12:14 -0800 | [diff] [blame] | 702 | |
| 703 | /* Ignore possible writes if we don't need to write */ |
| 704 | if (!(sccr1_reg & SSCR1_TIE)) |
| 705 | mask &= ~SSSR_TFS; |
| 706 | |
| 707 | if (!(status & mask)) |
| 708 | return IRQ_NONE; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 709 | |
| 710 | if (!drv_data->cur_msg) { |
Stephen Street | 5daa3ba | 2006-05-20 15:00:19 -0700 | [diff] [blame] | 711 | |
| 712 | write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg); |
| 713 | write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg); |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 714 | if (!pxa25x_ssp_comp(drv_data)) |
Stephen Street | 5daa3ba | 2006-05-20 15:00:19 -0700 | [diff] [blame] | 715 | write_SSTO(0, reg); |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 716 | write_SSSR_CS(drv_data, drv_data->clear_sr); |
Stephen Street | 5daa3ba | 2006-05-20 15:00:19 -0700 | [diff] [blame] | 717 | |
Jarkko Nikula | f6bd03a | 2013-10-11 13:54:00 +0300 | [diff] [blame] | 718 | dev_err(&drv_data->pdev->dev, |
| 719 | "bad message state in interrupt handler\n"); |
Stephen Street | 5daa3ba | 2006-05-20 15:00:19 -0700 | [diff] [blame] | 720 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 721 | /* Never fail */ |
| 722 | return IRQ_HANDLED; |
| 723 | } |
| 724 | |
| 725 | return drv_data->transfer_handler(drv_data); |
| 726 | } |
| 727 | |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 728 | /* |
| 729 | * The Quark SPI data sheet gives a table, and for the given 'rate', |
| 730 | * the 'dds' and 'clk_div' can be found in the table. |
| 731 | */ |
| 732 | static u32 quark_x1000_set_clk_regvals(u32 rate, u32 *dds, u32 *clk_div) |
| 733 | { |
| 734 | unsigned int i; |
| 735 | |
| 736 | for (i = 0; i < ARRAY_SIZE(quark_spi_rate_table); i++) { |
| 737 | if (rate >= quark_spi_rate_table[i].bitrate) { |
| 738 | *dds = quark_spi_rate_table[i].dds_clk_rate; |
| 739 | *clk_div = quark_spi_rate_table[i].clk_div; |
| 740 | return quark_spi_rate_table[i].bitrate; |
| 741 | } |
| 742 | } |
| 743 | |
| 744 | *dds = quark_spi_rate_table[i-1].dds_clk_rate; |
| 745 | *clk_div = quark_spi_rate_table[i-1].clk_div; |
| 746 | |
| 747 | return quark_spi_rate_table[i-1].bitrate; |
| 748 | } |
| 749 | |
Mika Westerberg | 3343b7a | 2013-01-22 12:26:27 +0200 | [diff] [blame] | 750 | static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate) |
eric miao | 2f1a74e | 2007-11-21 18:50:53 +0800 | [diff] [blame] | 751 | { |
Mika Westerberg | 3343b7a | 2013-01-22 12:26:27 +0200 | [diff] [blame] | 752 | unsigned long ssp_clk = drv_data->max_clk_rate; |
| 753 | const struct ssp_device *ssp = drv_data->ssp; |
| 754 | |
| 755 | rate = min_t(int, ssp_clk, rate); |
eric miao | 2f1a74e | 2007-11-21 18:50:53 +0800 | [diff] [blame] | 756 | |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 757 | if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP) |
eric miao | 2f1a74e | 2007-11-21 18:50:53 +0800 | [diff] [blame] | 758 | return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8; |
| 759 | else |
| 760 | return ((ssp_clk / rate - 1) & 0xfff) << 8; |
| 761 | } |
| 762 | |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 763 | static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data, |
| 764 | struct chip_data *chip, int rate) |
| 765 | { |
| 766 | u32 clk_div; |
| 767 | |
| 768 | switch (drv_data->ssp_type) { |
| 769 | case QUARK_X1000_SSP: |
| 770 | quark_x1000_set_clk_regvals(rate, &chip->dds_rate, &clk_div); |
| 771 | return clk_div << 8; |
| 772 | default: |
| 773 | return ssp_get_clk_div(drv_data, rate); |
| 774 | } |
| 775 | } |
| 776 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 777 | static void pump_transfers(unsigned long data) |
| 778 | { |
| 779 | struct driver_data *drv_data = (struct driver_data *)data; |
| 780 | struct spi_message *message = NULL; |
| 781 | struct spi_transfer *transfer = NULL; |
| 782 | struct spi_transfer *previous = NULL; |
| 783 | struct chip_data *chip = NULL; |
David Brownell | cf43369 | 2008-04-28 02:14:17 -0700 | [diff] [blame] | 784 | void __iomem *reg = drv_data->ioaddr; |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 785 | u32 clk_div = 0; |
| 786 | u8 bits = 0; |
| 787 | u32 speed = 0; |
| 788 | u32 cr0; |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 789 | u32 cr1; |
| 790 | u32 dma_thresh = drv_data->cur_chip->dma_threshold; |
| 791 | u32 dma_burst = drv_data->cur_chip->dma_burst_size; |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 792 | u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 793 | |
| 794 | /* Get current state information */ |
| 795 | message = drv_data->cur_msg; |
| 796 | transfer = drv_data->cur_transfer; |
| 797 | chip = drv_data->cur_chip; |
| 798 | |
| 799 | /* Handle for abort */ |
| 800 | if (message->state == ERROR_STATE) { |
| 801 | message->status = -EIO; |
Stephen Street | 5daa3ba | 2006-05-20 15:00:19 -0700 | [diff] [blame] | 802 | giveback(drv_data); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 803 | return; |
| 804 | } |
| 805 | |
| 806 | /* Handle end of message */ |
| 807 | if (message->state == DONE_STATE) { |
| 808 | message->status = 0; |
Stephen Street | 5daa3ba | 2006-05-20 15:00:19 -0700 | [diff] [blame] | 809 | giveback(drv_data); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 810 | return; |
| 811 | } |
| 812 | |
Ned Forrester | 8423597 | 2008-09-13 02:33:17 -0700 | [diff] [blame] | 813 | /* Delay if requested at end of transfer before CS change */ |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 814 | if (message->state == RUNNING_STATE) { |
| 815 | previous = list_entry(transfer->transfer_list.prev, |
| 816 | struct spi_transfer, |
| 817 | transfer_list); |
| 818 | if (previous->delay_usecs) |
| 819 | udelay(previous->delay_usecs); |
Ned Forrester | 8423597 | 2008-09-13 02:33:17 -0700 | [diff] [blame] | 820 | |
| 821 | /* Drop chip select only if cs_change is requested */ |
| 822 | if (previous->cs_change) |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 823 | cs_deassert(drv_data); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 824 | } |
| 825 | |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 826 | /* Check if we can DMA this transfer */ |
| 827 | if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) { |
Ned Forrester | 7e96445 | 2008-09-13 02:33:18 -0700 | [diff] [blame] | 828 | |
| 829 | /* reject already-mapped transfers; PIO won't always work */ |
| 830 | if (message->is_dma_mapped |
| 831 | || transfer->rx_dma || transfer->tx_dma) { |
| 832 | dev_err(&drv_data->pdev->dev, |
Jarkko Nikula | f6bd03a | 2013-10-11 13:54:00 +0300 | [diff] [blame] | 833 | "pump_transfers: mapped transfer length of " |
| 834 | "%u is greater than %d\n", |
Ned Forrester | 7e96445 | 2008-09-13 02:33:18 -0700 | [diff] [blame] | 835 | transfer->len, MAX_DMA_LEN); |
| 836 | message->status = -EINVAL; |
| 837 | giveback(drv_data); |
| 838 | return; |
| 839 | } |
| 840 | |
| 841 | /* warn ... we force this to PIO mode */ |
Jarkko Nikula | f6bd03a | 2013-10-11 13:54:00 +0300 | [diff] [blame] | 842 | dev_warn_ratelimited(&message->spi->dev, |
| 843 | "pump_transfers: DMA disabled for transfer length %ld " |
| 844 | "greater than %d\n", |
| 845 | (long)drv_data->len, MAX_DMA_LEN); |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 846 | } |
| 847 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 848 | /* Setup the transfer state based on the type of transfer */ |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 849 | if (pxa2xx_spi_flush(drv_data) == 0) { |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 850 | dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n"); |
| 851 | message->status = -EIO; |
Stephen Street | 5daa3ba | 2006-05-20 15:00:19 -0700 | [diff] [blame] | 852 | giveback(drv_data); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 853 | return; |
| 854 | } |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 855 | drv_data->n_bytes = chip->n_bytes; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 856 | drv_data->tx = (void *)transfer->tx_buf; |
| 857 | drv_data->tx_end = drv_data->tx + transfer->len; |
| 858 | drv_data->rx = transfer->rx_buf; |
| 859 | drv_data->rx_end = drv_data->rx + transfer->len; |
| 860 | drv_data->rx_dma = transfer->rx_dma; |
| 861 | drv_data->tx_dma = transfer->tx_dma; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 862 | drv_data->len = transfer->len; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 863 | drv_data->write = drv_data->tx ? chip->write : null_writer; |
| 864 | drv_data->read = drv_data->rx ? chip->read : null_reader; |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 865 | |
| 866 | /* Change speed and bit per word on a per transfer */ |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 867 | cr0 = chip->cr0; |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 868 | if (transfer->speed_hz || transfer->bits_per_word) { |
| 869 | |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 870 | bits = chip->bits_per_word; |
| 871 | speed = chip->speed_hz; |
| 872 | |
| 873 | if (transfer->speed_hz) |
| 874 | speed = transfer->speed_hz; |
| 875 | |
| 876 | if (transfer->bits_per_word) |
| 877 | bits = transfer->bits_per_word; |
| 878 | |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 879 | clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, speed); |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 880 | |
| 881 | if (bits <= 8) { |
| 882 | drv_data->n_bytes = 1; |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 883 | drv_data->read = drv_data->read != null_reader ? |
| 884 | u8_reader : null_reader; |
| 885 | drv_data->write = drv_data->write != null_writer ? |
| 886 | u8_writer : null_writer; |
| 887 | } else if (bits <= 16) { |
| 888 | drv_data->n_bytes = 2; |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 889 | drv_data->read = drv_data->read != null_reader ? |
| 890 | u16_reader : null_reader; |
| 891 | drv_data->write = drv_data->write != null_writer ? |
| 892 | u16_writer : null_writer; |
| 893 | } else if (bits <= 32) { |
| 894 | drv_data->n_bytes = 4; |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 895 | drv_data->read = drv_data->read != null_reader ? |
| 896 | u32_reader : null_reader; |
| 897 | drv_data->write = drv_data->write != null_writer ? |
| 898 | u32_writer : null_writer; |
| 899 | } |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 900 | /* if bits/word is changed in dma mode, then must check the |
| 901 | * thresholds and burst also */ |
| 902 | if (chip->enable_dma) { |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 903 | if (pxa2xx_spi_set_dma_burst_and_threshold(chip, |
| 904 | message->spi, |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 905 | bits, &dma_burst, |
| 906 | &dma_thresh)) |
Jarkko Nikula | f6bd03a | 2013-10-11 13:54:00 +0300 | [diff] [blame] | 907 | dev_warn_ratelimited(&message->spi->dev, |
| 908 | "pump_transfers: DMA burst size reduced to match bits_per_word\n"); |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 909 | } |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 910 | |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 911 | cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits); |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 912 | } |
| 913 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 914 | message->state = RUNNING_STATE; |
| 915 | |
Ned Forrester | 7e96445 | 2008-09-13 02:33:18 -0700 | [diff] [blame] | 916 | drv_data->dma_mapped = 0; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 917 | if (pxa2xx_spi_dma_is_possible(drv_data->len)) |
| 918 | drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data); |
Ned Forrester | 7e96445 | 2008-09-13 02:33:18 -0700 | [diff] [blame] | 919 | if (drv_data->dma_mapped) { |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 920 | |
| 921 | /* Ensure we have the correct interrupt handler */ |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 922 | drv_data->transfer_handler = pxa2xx_spi_dma_transfer; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 923 | |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 924 | pxa2xx_spi_dma_prepare(drv_data, dma_burst); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 925 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 926 | /* Clear status and start DMA engine */ |
| 927 | cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 928 | write_SSSR(drv_data->clear_sr, reg); |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 929 | |
| 930 | pxa2xx_spi_dma_start(drv_data); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 931 | } else { |
| 932 | /* Ensure we have the correct interrupt handler */ |
| 933 | drv_data->transfer_handler = interrupt_transfer; |
| 934 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 935 | /* Clear status */ |
| 936 | cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1; |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 937 | write_SSSR_CS(drv_data, drv_data->clear_sr); |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 938 | } |
| 939 | |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 940 | if (is_lpss_ssp(drv_data)) { |
| 941 | if ((read_SSIRF(reg) & 0xff) != chip->lpss_rx_threshold) |
| 942 | write_SSIRF(chip->lpss_rx_threshold, reg); |
| 943 | if ((read_SSITF(reg) & 0xffff) != chip->lpss_tx_threshold) |
| 944 | write_SSITF(chip->lpss_tx_threshold, reg); |
| 945 | } |
| 946 | |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 947 | if (is_quark_x1000_ssp(drv_data) && |
| 948 | (read_DDS_RATE(reg) != chip->dds_rate)) |
| 949 | write_DDS_RATE(chip->dds_rate, reg); |
| 950 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 951 | /* see if we need to reload the config registers */ |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 952 | if ((read_SSCR0(reg) != cr0) || |
| 953 | (read_SSCR1(reg) & change_mask) != (cr1 & change_mask)) { |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 954 | |
Ned Forrester | b97c74b | 2008-02-23 15:23:40 -0800 | [diff] [blame] | 955 | /* stop the SSP, and update the other bits */ |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 956 | write_SSCR0(cr0 & ~SSCR0_SSE, reg); |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 957 | if (!pxa25x_ssp_comp(drv_data)) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 958 | write_SSTO(chip->timeout, reg); |
Ned Forrester | b97c74b | 2008-02-23 15:23:40 -0800 | [diff] [blame] | 959 | /* first set CR1 without interrupt and service enables */ |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 960 | write_SSCR1(cr1 & change_mask, reg); |
Ned Forrester | b97c74b | 2008-02-23 15:23:40 -0800 | [diff] [blame] | 961 | /* restart the SSP */ |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 962 | write_SSCR0(cr0, reg); |
Ned Forrester | b97c74b | 2008-02-23 15:23:40 -0800 | [diff] [blame] | 963 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 964 | } else { |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 965 | if (!pxa25x_ssp_comp(drv_data)) |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 966 | write_SSTO(chip->timeout, reg); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 967 | } |
Ned Forrester | b97c74b | 2008-02-23 15:23:40 -0800 | [diff] [blame] | 968 | |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 969 | cs_assert(drv_data); |
Ned Forrester | b97c74b | 2008-02-23 15:23:40 -0800 | [diff] [blame] | 970 | |
| 971 | /* after chip select, release the data by enabling service |
| 972 | * requests and interrupts, without changing any mode bits */ |
| 973 | write_SSCR1(cr1, reg); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 974 | } |
| 975 | |
Mika Westerberg | 7f86bde | 2013-01-22 12:26:26 +0200 | [diff] [blame] | 976 | static int pxa2xx_spi_transfer_one_message(struct spi_master *master, |
| 977 | struct spi_message *msg) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 978 | { |
Mika Westerberg | 7f86bde | 2013-01-22 12:26:26 +0200 | [diff] [blame] | 979 | struct driver_data *drv_data = spi_master_get_devdata(master); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 980 | |
Mika Westerberg | 7f86bde | 2013-01-22 12:26:26 +0200 | [diff] [blame] | 981 | drv_data->cur_msg = msg; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 982 | /* Initial message state*/ |
| 983 | drv_data->cur_msg->state = START_STATE; |
| 984 | drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next, |
| 985 | struct spi_transfer, |
| 986 | transfer_list); |
| 987 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 988 | /* prepare to setup the SSP, in pump_transfers, using the per |
| 989 | * chip configuration */ |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 990 | drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 991 | |
| 992 | /* Mark as busy and launch transfers */ |
| 993 | tasklet_schedule(&drv_data->pump_transfers); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 994 | return 0; |
| 995 | } |
| 996 | |
Mika Westerberg | 7d94a50 | 2013-01-22 12:26:30 +0200 | [diff] [blame] | 997 | static int pxa2xx_spi_unprepare_transfer(struct spi_master *master) |
| 998 | { |
| 999 | struct driver_data *drv_data = spi_master_get_devdata(master); |
| 1000 | |
| 1001 | /* Disable the SSP now */ |
| 1002 | write_SSCR0(read_SSCR0(drv_data->ioaddr) & ~SSCR0_SSE, |
| 1003 | drv_data->ioaddr); |
| 1004 | |
Mika Westerberg | 7d94a50 | 2013-01-22 12:26:30 +0200 | [diff] [blame] | 1005 | return 0; |
| 1006 | } |
| 1007 | |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 1008 | static int setup_cs(struct spi_device *spi, struct chip_data *chip, |
| 1009 | struct pxa2xx_spi_chip *chip_info) |
| 1010 | { |
| 1011 | int err = 0; |
| 1012 | |
| 1013 | if (chip == NULL || chip_info == NULL) |
| 1014 | return 0; |
| 1015 | |
| 1016 | /* NOTE: setup() can be called multiple times, possibly with |
| 1017 | * different chip_info, release previously requested GPIO |
| 1018 | */ |
| 1019 | if (gpio_is_valid(chip->gpio_cs)) |
| 1020 | gpio_free(chip->gpio_cs); |
| 1021 | |
| 1022 | /* If (*cs_control) is provided, ignore GPIO chip select */ |
| 1023 | if (chip_info->cs_control) { |
| 1024 | chip->cs_control = chip_info->cs_control; |
| 1025 | return 0; |
| 1026 | } |
| 1027 | |
| 1028 | if (gpio_is_valid(chip_info->gpio_cs)) { |
| 1029 | err = gpio_request(chip_info->gpio_cs, "SPI_CS"); |
| 1030 | if (err) { |
Jarkko Nikula | f6bd03a | 2013-10-11 13:54:00 +0300 | [diff] [blame] | 1031 | dev_err(&spi->dev, "failed to request chip select GPIO%d\n", |
| 1032 | chip_info->gpio_cs); |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 1033 | return err; |
| 1034 | } |
| 1035 | |
| 1036 | chip->gpio_cs = chip_info->gpio_cs; |
| 1037 | chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH; |
| 1038 | |
| 1039 | err = gpio_direction_output(chip->gpio_cs, |
| 1040 | !chip->gpio_cs_inverted); |
| 1041 | } |
| 1042 | |
| 1043 | return err; |
| 1044 | } |
| 1045 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1046 | static int setup(struct spi_device *spi) |
| 1047 | { |
| 1048 | struct pxa2xx_spi_chip *chip_info = NULL; |
| 1049 | struct chip_data *chip; |
| 1050 | struct driver_data *drv_data = spi_master_get_devdata(spi->master); |
| 1051 | unsigned int clk_div; |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 1052 | uint tx_thres, tx_hi_thres, rx_thres; |
| 1053 | |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 1054 | switch (drv_data->ssp_type) { |
| 1055 | case QUARK_X1000_SSP: |
| 1056 | tx_thres = TX_THRESH_QUARK_X1000_DFLT; |
| 1057 | tx_hi_thres = 0; |
| 1058 | rx_thres = RX_THRESH_QUARK_X1000_DFLT; |
| 1059 | break; |
| 1060 | case LPSS_SSP: |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 1061 | tx_thres = LPSS_TX_LOTHRESH_DFLT; |
| 1062 | tx_hi_thres = LPSS_TX_HITHRESH_DFLT; |
| 1063 | rx_thres = LPSS_RX_THRESH_DFLT; |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 1064 | break; |
| 1065 | default: |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 1066 | tx_thres = TX_THRESH_DFLT; |
| 1067 | tx_hi_thres = 0; |
| 1068 | rx_thres = RX_THRESH_DFLT; |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 1069 | break; |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 1070 | } |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1071 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 1072 | /* Only alloc on first setup */ |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1073 | chip = spi_get_ctldata(spi); |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 1074 | if (!chip) { |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1075 | chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL); |
Jingoo Han | 9deae45 | 2014-04-29 17:19:38 +0900 | [diff] [blame] | 1076 | if (!chip) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1077 | return -ENOMEM; |
| 1078 | |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 1079 | if (drv_data->ssp_type == CE4100_SSP) { |
| 1080 | if (spi->chip_select > 4) { |
Jarkko Nikula | f6bd03a | 2013-10-11 13:54:00 +0300 | [diff] [blame] | 1081 | dev_err(&spi->dev, |
| 1082 | "failed setup: cs number must not be > 4.\n"); |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 1083 | kfree(chip); |
| 1084 | return -EINVAL; |
| 1085 | } |
| 1086 | |
| 1087 | chip->frm = spi->chip_select; |
| 1088 | } else |
| 1089 | chip->gpio_cs = -1; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1090 | chip->enable_dma = 0; |
Vernon Sauder | f1f640a | 2008-10-15 22:02:43 -0700 | [diff] [blame] | 1091 | chip->timeout = TIMOUT_DFLT; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1092 | } |
| 1093 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 1094 | /* protocol drivers may change the chip settings, so... |
| 1095 | * if chip_info exists, use it */ |
| 1096 | chip_info = spi->controller_data; |
| 1097 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1098 | /* chip_info isn't always needed */ |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 1099 | chip->cr1 = 0; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1100 | if (chip_info) { |
Vernon Sauder | f1f640a | 2008-10-15 22:02:43 -0700 | [diff] [blame] | 1101 | if (chip_info->timeout) |
| 1102 | chip->timeout = chip_info->timeout; |
| 1103 | if (chip_info->tx_threshold) |
| 1104 | tx_thres = chip_info->tx_threshold; |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 1105 | if (chip_info->tx_hi_threshold) |
| 1106 | tx_hi_thres = chip_info->tx_hi_threshold; |
Vernon Sauder | f1f640a | 2008-10-15 22:02:43 -0700 | [diff] [blame] | 1107 | if (chip_info->rx_threshold) |
| 1108 | rx_thres = chip_info->rx_threshold; |
| 1109 | chip->enable_dma = drv_data->master_info->enable_dma; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1110 | chip->dma_threshold = 0; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1111 | if (chip_info->enable_loopback) |
| 1112 | chip->cr1 = SSCR1_LBM; |
Mika Westerberg | a349685 | 2013-01-22 12:26:33 +0200 | [diff] [blame] | 1113 | } else if (ACPI_HANDLE(&spi->dev)) { |
| 1114 | /* |
| 1115 | * Slave devices enumerated from ACPI namespace don't |
| 1116 | * usually have chip_info but we still might want to use |
| 1117 | * DMA with them. |
| 1118 | */ |
| 1119 | chip->enable_dma = drv_data->master_info->enable_dma; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1120 | } |
| 1121 | |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 1122 | chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres); |
| 1123 | chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres) |
| 1124 | | SSITF_TxHiThresh(tx_hi_thres); |
| 1125 | |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 1126 | /* set dma burst and threshold outside of chip_info path so that if |
| 1127 | * chip_info goes away after setting chip->enable_dma, the |
| 1128 | * burst and threshold can still respond to changes in bits_per_word */ |
| 1129 | if (chip->enable_dma) { |
| 1130 | /* set up legal burst and threshold for dma */ |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 1131 | if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi, |
| 1132 | spi->bits_per_word, |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 1133 | &chip->dma_burst_size, |
| 1134 | &chip->dma_threshold)) { |
Jarkko Nikula | f6bd03a | 2013-10-11 13:54:00 +0300 | [diff] [blame] | 1135 | dev_warn(&spi->dev, |
| 1136 | "in setup: DMA burst size reduced to match bits_per_word\n"); |
Stephen Street | 8d94cc5 | 2006-12-10 02:18:54 -0800 | [diff] [blame] | 1137 | } |
| 1138 | } |
| 1139 | |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 1140 | clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, spi->max_speed_hz); |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 1141 | chip->speed_hz = spi->max_speed_hz; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1142 | |
Weike Chen | 4fdb242 | 2014-10-08 08:50:22 -0700 | [diff] [blame] | 1143 | chip->cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, |
| 1144 | spi->bits_per_word); |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 1145 | switch (drv_data->ssp_type) { |
| 1146 | case QUARK_X1000_SSP: |
| 1147 | chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres) |
| 1148 | & QUARK_X1000_SSCR1_RFT) |
| 1149 | | (QUARK_X1000_SSCR1_TxTresh(tx_thres) |
| 1150 | & QUARK_X1000_SSCR1_TFT); |
| 1151 | break; |
| 1152 | default: |
| 1153 | chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) | |
| 1154 | (SSCR1_TxTresh(tx_thres) & SSCR1_TFT); |
| 1155 | break; |
| 1156 | } |
| 1157 | |
Justin Clacherty | 7f6ee1a | 2007-01-26 00:56:44 -0800 | [diff] [blame] | 1158 | chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH); |
| 1159 | chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0) |
| 1160 | | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1161 | |
Mika Westerberg | b833172 | 2013-01-22 12:26:31 +0200 | [diff] [blame] | 1162 | if (spi->mode & SPI_LOOP) |
| 1163 | chip->cr1 |= SSCR1_LBM; |
| 1164 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1165 | /* NOTE: PXA25x_SSP _could_ use external clocking ... */ |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 1166 | if (!pxa25x_ssp_comp(drv_data)) |
David Brownell | 7d07719 | 2009-06-17 16:26:03 -0700 | [diff] [blame] | 1167 | dev_dbg(&spi->dev, "%ld Hz actual, %s\n", |
Mika Westerberg | 3343b7a | 2013-01-22 12:26:27 +0200 | [diff] [blame] | 1168 | drv_data->max_clk_rate |
Eric Miao | c9840da | 2010-03-16 16:48:01 +0800 | [diff] [blame] | 1169 | / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)), |
| 1170 | chip->enable_dma ? "DMA" : "PIO"); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1171 | else |
David Brownell | 7d07719 | 2009-06-17 16:26:03 -0700 | [diff] [blame] | 1172 | dev_dbg(&spi->dev, "%ld Hz actual, %s\n", |
Mika Westerberg | 3343b7a | 2013-01-22 12:26:27 +0200 | [diff] [blame] | 1173 | drv_data->max_clk_rate / 2 |
Eric Miao | c9840da | 2010-03-16 16:48:01 +0800 | [diff] [blame] | 1174 | / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)), |
| 1175 | chip->enable_dma ? "DMA" : "PIO"); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1176 | |
| 1177 | if (spi->bits_per_word <= 8) { |
| 1178 | chip->n_bytes = 1; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1179 | chip->read = u8_reader; |
| 1180 | chip->write = u8_writer; |
| 1181 | } else if (spi->bits_per_word <= 16) { |
| 1182 | chip->n_bytes = 2; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1183 | chip->read = u16_reader; |
| 1184 | chip->write = u16_writer; |
| 1185 | } else if (spi->bits_per_word <= 32) { |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 1186 | if (!is_quark_x1000_ssp(drv_data)) |
| 1187 | chip->cr0 |= SSCR0_EDSS; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1188 | chip->n_bytes = 4; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1189 | chip->read = u32_reader; |
| 1190 | chip->write = u32_writer; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1191 | } |
Stephen Street | 9708c12 | 2006-03-28 14:05:23 -0800 | [diff] [blame] | 1192 | chip->bits_per_word = spi->bits_per_word; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1193 | |
| 1194 | spi_set_ctldata(spi, chip); |
| 1195 | |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 1196 | if (drv_data->ssp_type == CE4100_SSP) |
| 1197 | return 0; |
| 1198 | |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 1199 | return setup_cs(spi, chip, chip_info); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1200 | } |
| 1201 | |
Hans-Peter Nilsson | 0ffa028 | 2007-02-12 00:52:45 -0800 | [diff] [blame] | 1202 | static void cleanup(struct spi_device *spi) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1203 | { |
Hans-Peter Nilsson | 0ffa028 | 2007-02-12 00:52:45 -0800 | [diff] [blame] | 1204 | struct chip_data *chip = spi_get_ctldata(spi); |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 1205 | struct driver_data *drv_data = spi_master_get_devdata(spi->master); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1206 | |
Daniel Ribeiro | 7348d82 | 2009-05-12 13:19:36 -0700 | [diff] [blame] | 1207 | if (!chip) |
| 1208 | return; |
| 1209 | |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 1210 | if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs)) |
Eric Miao | a7bb390 | 2009-04-06 19:00:54 -0700 | [diff] [blame] | 1211 | gpio_free(chip->gpio_cs); |
| 1212 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1213 | kfree(chip); |
| 1214 | } |
| 1215 | |
Mika Westerberg | a349685 | 2013-01-22 12:26:33 +0200 | [diff] [blame] | 1216 | #ifdef CONFIG_ACPI |
Mika Westerberg | a349685 | 2013-01-22 12:26:33 +0200 | [diff] [blame] | 1217 | static struct pxa2xx_spi_master * |
| 1218 | pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev) |
| 1219 | { |
| 1220 | struct pxa2xx_spi_master *pdata; |
Mika Westerberg | a349685 | 2013-01-22 12:26:33 +0200 | [diff] [blame] | 1221 | struct acpi_device *adev; |
| 1222 | struct ssp_device *ssp; |
| 1223 | struct resource *res; |
| 1224 | int devid; |
| 1225 | |
| 1226 | if (!ACPI_HANDLE(&pdev->dev) || |
| 1227 | acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev)) |
| 1228 | return NULL; |
| 1229 | |
Mika Westerberg | cc0ee98 | 2013-06-20 17:44:22 +0300 | [diff] [blame] | 1230 | pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL); |
Jingoo Han | 9deae45 | 2014-04-29 17:19:38 +0900 | [diff] [blame] | 1231 | if (!pdata) |
Mika Westerberg | a349685 | 2013-01-22 12:26:33 +0200 | [diff] [blame] | 1232 | return NULL; |
Mika Westerberg | a349685 | 2013-01-22 12:26:33 +0200 | [diff] [blame] | 1233 | |
| 1234 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1235 | if (!res) |
| 1236 | return NULL; |
| 1237 | |
| 1238 | ssp = &pdata->ssp; |
| 1239 | |
| 1240 | ssp->phys_base = res->start; |
Sachin Kamat | cbfd6a2 | 2013-04-08 15:49:33 +0530 | [diff] [blame] | 1241 | ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res); |
| 1242 | if (IS_ERR(ssp->mmio_base)) |
Mika Westerberg | 6dc81f6 | 2013-05-13 13:45:09 +0300 | [diff] [blame] | 1243 | return NULL; |
Mika Westerberg | a349685 | 2013-01-22 12:26:33 +0200 | [diff] [blame] | 1244 | |
| 1245 | ssp->clk = devm_clk_get(&pdev->dev, NULL); |
| 1246 | ssp->irq = platform_get_irq(pdev, 0); |
| 1247 | ssp->type = LPSS_SSP; |
| 1248 | ssp->pdev = pdev; |
| 1249 | |
| 1250 | ssp->port_id = -1; |
| 1251 | if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid)) |
| 1252 | ssp->port_id = devid; |
| 1253 | |
| 1254 | pdata->num_chipselect = 1; |
Mika Westerberg | cddb339 | 2013-05-13 13:45:10 +0300 | [diff] [blame] | 1255 | pdata->enable_dma = true; |
Mika Westerberg | a349685 | 2013-01-22 12:26:33 +0200 | [diff] [blame] | 1256 | |
| 1257 | return pdata; |
| 1258 | } |
| 1259 | |
| 1260 | static struct acpi_device_id pxa2xx_spi_acpi_match[] = { |
| 1261 | { "INT33C0", 0 }, |
| 1262 | { "INT33C1", 0 }, |
Mika Westerberg | 54acbd9 | 2013-11-12 12:06:21 +0200 | [diff] [blame] | 1263 | { "INT3430", 0 }, |
| 1264 | { "INT3431", 0 }, |
Mika Westerberg | 4b30f2a | 2013-05-13 13:45:11 +0300 | [diff] [blame] | 1265 | { "80860F0E", 0 }, |
Alan Cox | aca2636 | 2014-08-20 13:57:26 +0300 | [diff] [blame] | 1266 | { "8086228E", 0 }, |
Mika Westerberg | a349685 | 2013-01-22 12:26:33 +0200 | [diff] [blame] | 1267 | { }, |
| 1268 | }; |
| 1269 | MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match); |
| 1270 | #else |
| 1271 | static inline struct pxa2xx_spi_master * |
| 1272 | pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev) |
| 1273 | { |
| 1274 | return NULL; |
| 1275 | } |
| 1276 | #endif |
| 1277 | |
Grant Likely | fd4a319 | 2012-12-07 16:57:14 +0000 | [diff] [blame] | 1278 | static int pxa2xx_spi_probe(struct platform_device *pdev) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1279 | { |
| 1280 | struct device *dev = &pdev->dev; |
| 1281 | struct pxa2xx_spi_master *platform_info; |
| 1282 | struct spi_master *master; |
Guennadi Liakhovetski | 65a00a2 | 2008-10-15 22:02:42 -0700 | [diff] [blame] | 1283 | struct driver_data *drv_data; |
eric miao | 2f1a74e | 2007-11-21 18:50:53 +0800 | [diff] [blame] | 1284 | struct ssp_device *ssp; |
Guennadi Liakhovetski | 65a00a2 | 2008-10-15 22:02:42 -0700 | [diff] [blame] | 1285 | int status; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1286 | |
Mika Westerberg | 851bacf | 2013-01-07 12:44:33 +0200 | [diff] [blame] | 1287 | platform_info = dev_get_platdata(dev); |
| 1288 | if (!platform_info) { |
Mika Westerberg | a349685 | 2013-01-22 12:26:33 +0200 | [diff] [blame] | 1289 | platform_info = pxa2xx_spi_acpi_get_pdata(pdev); |
| 1290 | if (!platform_info) { |
| 1291 | dev_err(&pdev->dev, "missing platform data\n"); |
| 1292 | return -ENODEV; |
| 1293 | } |
Mika Westerberg | 851bacf | 2013-01-07 12:44:33 +0200 | [diff] [blame] | 1294 | } |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1295 | |
Haojian Zhuang | baffe16 | 2010-05-05 10:11:15 -0400 | [diff] [blame] | 1296 | ssp = pxa_ssp_request(pdev->id, pdev->name); |
Mika Westerberg | 851bacf | 2013-01-07 12:44:33 +0200 | [diff] [blame] | 1297 | if (!ssp) |
| 1298 | ssp = &platform_info->ssp; |
| 1299 | |
| 1300 | if (!ssp->mmio_base) { |
| 1301 | dev_err(&pdev->dev, "failed to get ssp\n"); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1302 | return -ENODEV; |
| 1303 | } |
| 1304 | |
| 1305 | /* Allocate master with space for drv_data and null dma buffer */ |
| 1306 | master = spi_alloc_master(dev, sizeof(struct driver_data) + 16); |
| 1307 | if (!master) { |
Guennadi Liakhovetski | 65a00a2 | 2008-10-15 22:02:42 -0700 | [diff] [blame] | 1308 | dev_err(&pdev->dev, "cannot alloc spi_master\n"); |
Haojian Zhuang | baffe16 | 2010-05-05 10:11:15 -0400 | [diff] [blame] | 1309 | pxa_ssp_free(ssp); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1310 | return -ENOMEM; |
| 1311 | } |
| 1312 | drv_data = spi_master_get_devdata(master); |
| 1313 | drv_data->master = master; |
| 1314 | drv_data->master_info = platform_info; |
| 1315 | drv_data->pdev = pdev; |
eric miao | 2f1a74e | 2007-11-21 18:50:53 +0800 | [diff] [blame] | 1316 | drv_data->ssp = ssp; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1317 | |
Sebastian Andrzej Siewior | 21486af | 2010-10-08 18:11:19 +0200 | [diff] [blame] | 1318 | master->dev.parent = &pdev->dev; |
Sebastian Andrzej Siewior | 21486af | 2010-10-08 18:11:19 +0200 | [diff] [blame] | 1319 | master->dev.of_node = pdev->dev.of_node; |
David Brownell | e7db06b | 2009-06-17 16:26:04 -0700 | [diff] [blame] | 1320 | /* the spi->mode bits understood by this driver: */ |
Mika Westerberg | b833172 | 2013-01-22 12:26:31 +0200 | [diff] [blame] | 1321 | master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP; |
David Brownell | e7db06b | 2009-06-17 16:26:04 -0700 | [diff] [blame] | 1322 | |
Mika Westerberg | 851bacf | 2013-01-07 12:44:33 +0200 | [diff] [blame] | 1323 | master->bus_num = ssp->port_id; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1324 | master->num_chipselect = platform_info->num_chipselect; |
Mike Rapoport | 7ad0ba9 | 2009-04-06 19:00:57 -0700 | [diff] [blame] | 1325 | master->dma_alignment = DMA_ALIGNMENT; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1326 | master->cleanup = cleanup; |
| 1327 | master->setup = setup; |
Mika Westerberg | 7f86bde | 2013-01-22 12:26:26 +0200 | [diff] [blame] | 1328 | master->transfer_one_message = pxa2xx_spi_transfer_one_message; |
Mika Westerberg | 7d94a50 | 2013-01-22 12:26:30 +0200 | [diff] [blame] | 1329 | master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer; |
Mark Brown | 7dd6278 | 2013-07-28 15:35:21 +0100 | [diff] [blame] | 1330 | master->auto_runtime_pm = true; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1331 | |
eric miao | 2f1a74e | 2007-11-21 18:50:53 +0800 | [diff] [blame] | 1332 | drv_data->ssp_type = ssp->type; |
Mika Westerberg | 2b9b84f | 2013-01-22 12:26:25 +0200 | [diff] [blame] | 1333 | drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1334 | |
eric miao | 2f1a74e | 2007-11-21 18:50:53 +0800 | [diff] [blame] | 1335 | drv_data->ioaddr = ssp->mmio_base; |
| 1336 | drv_data->ssdr_physical = ssp->phys_base + SSDR; |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 1337 | if (pxa25x_ssp_comp(drv_data)) { |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 1338 | switch (drv_data->ssp_type) { |
| 1339 | case QUARK_X1000_SSP: |
| 1340 | master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32); |
| 1341 | break; |
| 1342 | default: |
| 1343 | master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16); |
| 1344 | break; |
| 1345 | } |
| 1346 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1347 | drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE; |
| 1348 | drv_data->dma_cr1 = 0; |
| 1349 | drv_data->clear_sr = SSSR_ROR; |
| 1350 | drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR; |
| 1351 | } else { |
Stephen Warren | 24778be | 2013-05-21 20:36:35 -0600 | [diff] [blame] | 1352 | master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1353 | drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE; |
Mika Westerberg | 5928808 | 2013-01-22 12:26:29 +0200 | [diff] [blame] | 1354 | drv_data->dma_cr1 = DEFAULT_DMA_CR1; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1355 | drv_data->clear_sr = SSSR_ROR | SSSR_TINT; |
| 1356 | drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR; |
| 1357 | } |
| 1358 | |
Sebastian Andrzej Siewior | 49cbb1e | 2010-11-22 17:12:14 -0800 | [diff] [blame] | 1359 | status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev), |
| 1360 | drv_data); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1361 | if (status < 0) { |
Guennadi Liakhovetski | 65a00a2 | 2008-10-15 22:02:42 -0700 | [diff] [blame] | 1362 | dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1363 | goto out_error_master_alloc; |
| 1364 | } |
| 1365 | |
| 1366 | /* Setup DMA if requested */ |
| 1367 | drv_data->tx_channel = -1; |
| 1368 | drv_data->rx_channel = -1; |
| 1369 | if (platform_info->enable_dma) { |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 1370 | status = pxa2xx_spi_dma_setup(drv_data); |
| 1371 | if (status) { |
Mika Westerberg | cddb339 | 2013-05-13 13:45:10 +0300 | [diff] [blame] | 1372 | dev_dbg(dev, "no DMA channels available, using PIO\n"); |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 1373 | platform_info->enable_dma = false; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1374 | } |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1375 | } |
| 1376 | |
| 1377 | /* Enable SOC clock */ |
Mika Westerberg | 3343b7a | 2013-01-22 12:26:27 +0200 | [diff] [blame] | 1378 | clk_prepare_enable(ssp->clk); |
| 1379 | |
| 1380 | drv_data->max_clk_rate = clk_get_rate(ssp->clk); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1381 | |
| 1382 | /* Load default SSP configuration */ |
| 1383 | write_SSCR0(0, drv_data->ioaddr); |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 1384 | switch (drv_data->ssp_type) { |
| 1385 | case QUARK_X1000_SSP: |
| 1386 | write_SSCR1(QUARK_X1000_SSCR1_RxTresh( |
| 1387 | RX_THRESH_QUARK_X1000_DFLT) | |
| 1388 | QUARK_X1000_SSCR1_TxTresh( |
| 1389 | TX_THRESH_QUARK_X1000_DFLT), |
| 1390 | drv_data->ioaddr); |
| 1391 | |
| 1392 | /* using the Motorola SPI protocol and use 8 bit frame */ |
| 1393 | write_SSCR0(QUARK_X1000_SSCR0_Motorola |
| 1394 | | QUARK_X1000_SSCR0_DataSize(8), |
| 1395 | drv_data->ioaddr); |
| 1396 | break; |
| 1397 | default: |
| 1398 | write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) | |
| 1399 | SSCR1_TxTresh(TX_THRESH_DFLT), |
| 1400 | drv_data->ioaddr); |
| 1401 | write_SSCR0(SSCR0_SCR(2) |
| 1402 | | SSCR0_Motorola |
| 1403 | | SSCR0_DataSize(8), |
| 1404 | drv_data->ioaddr); |
| 1405 | break; |
| 1406 | } |
| 1407 | |
Sebastian Andrzej Siewior | 2a8626a | 2010-11-22 17:12:17 -0800 | [diff] [blame] | 1408 | if (!pxa25x_ssp_comp(drv_data)) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1409 | write_SSTO(0, drv_data->ioaddr); |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 1410 | |
| 1411 | if (!is_quark_x1000_ssp(drv_data)) |
| 1412 | write_SSPSP(0, drv_data->ioaddr); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1413 | |
Jarkko Nikula | 7566bcc | 2014-12-18 15:04:20 +0200 | [diff] [blame] | 1414 | if (is_lpss_ssp(drv_data)) |
| 1415 | lpss_ssp_setup(drv_data); |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 1416 | |
Mika Westerberg | 7f86bde | 2013-01-22 12:26:26 +0200 | [diff] [blame] | 1417 | tasklet_init(&drv_data->pump_transfers, pump_transfers, |
| 1418 | (unsigned long)drv_data); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1419 | |
Antonio Ospite | 836d1a2 | 2014-05-30 18:18:09 +0200 | [diff] [blame] | 1420 | pm_runtime_set_autosuspend_delay(&pdev->dev, 50); |
| 1421 | pm_runtime_use_autosuspend(&pdev->dev); |
| 1422 | pm_runtime_set_active(&pdev->dev); |
| 1423 | pm_runtime_enable(&pdev->dev); |
| 1424 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1425 | /* Register with the SPI framework */ |
| 1426 | platform_set_drvdata(pdev, drv_data); |
Jingoo Han | a807fcd | 2013-09-24 13:46:55 +0900 | [diff] [blame] | 1427 | status = devm_spi_register_master(&pdev->dev, master); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1428 | if (status != 0) { |
| 1429 | dev_err(&pdev->dev, "problem registering spi master\n"); |
Mika Westerberg | 7f86bde | 2013-01-22 12:26:26 +0200 | [diff] [blame] | 1430 | goto out_error_clock_enabled; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1431 | } |
| 1432 | |
| 1433 | return status; |
| 1434 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1435 | out_error_clock_enabled: |
Mika Westerberg | 3343b7a | 2013-01-22 12:26:27 +0200 | [diff] [blame] | 1436 | clk_disable_unprepare(ssp->clk); |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 1437 | pxa2xx_spi_dma_release(drv_data); |
eric miao | 2f1a74e | 2007-11-21 18:50:53 +0800 | [diff] [blame] | 1438 | free_irq(ssp->irq, drv_data); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1439 | |
| 1440 | out_error_master_alloc: |
| 1441 | spi_master_put(master); |
Haojian Zhuang | baffe16 | 2010-05-05 10:11:15 -0400 | [diff] [blame] | 1442 | pxa_ssp_free(ssp); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1443 | return status; |
| 1444 | } |
| 1445 | |
| 1446 | static int pxa2xx_spi_remove(struct platform_device *pdev) |
| 1447 | { |
| 1448 | struct driver_data *drv_data = platform_get_drvdata(pdev); |
Julia Lawall | 51e911e | 2009-01-06 14:41:45 -0800 | [diff] [blame] | 1449 | struct ssp_device *ssp; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1450 | |
| 1451 | if (!drv_data) |
| 1452 | return 0; |
Julia Lawall | 51e911e | 2009-01-06 14:41:45 -0800 | [diff] [blame] | 1453 | ssp = drv_data->ssp; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1454 | |
Mika Westerberg | 7d94a50 | 2013-01-22 12:26:30 +0200 | [diff] [blame] | 1455 | pm_runtime_get_sync(&pdev->dev); |
| 1456 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1457 | /* Disable the SSP at the peripheral and SOC level */ |
| 1458 | write_SSCR0(0, drv_data->ioaddr); |
Mika Westerberg | 3343b7a | 2013-01-22 12:26:27 +0200 | [diff] [blame] | 1459 | clk_disable_unprepare(ssp->clk); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1460 | |
| 1461 | /* Release DMA */ |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 1462 | if (drv_data->master_info->enable_dma) |
| 1463 | pxa2xx_spi_dma_release(drv_data); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1464 | |
Mika Westerberg | 7d94a50 | 2013-01-22 12:26:30 +0200 | [diff] [blame] | 1465 | pm_runtime_put_noidle(&pdev->dev); |
| 1466 | pm_runtime_disable(&pdev->dev); |
| 1467 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1468 | /* Release IRQ */ |
eric miao | 2f1a74e | 2007-11-21 18:50:53 +0800 | [diff] [blame] | 1469 | free_irq(ssp->irq, drv_data); |
| 1470 | |
| 1471 | /* Release SSP */ |
Haojian Zhuang | baffe16 | 2010-05-05 10:11:15 -0400 | [diff] [blame] | 1472 | pxa_ssp_free(ssp); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1473 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1474 | return 0; |
| 1475 | } |
| 1476 | |
| 1477 | static void pxa2xx_spi_shutdown(struct platform_device *pdev) |
| 1478 | { |
| 1479 | int status = 0; |
| 1480 | |
| 1481 | if ((status = pxa2xx_spi_remove(pdev)) != 0) |
| 1482 | dev_err(&pdev->dev, "shutdown failed with %d\n", status); |
| 1483 | } |
| 1484 | |
Mika Westerberg | 382cebb | 2014-01-16 14:50:55 +0200 | [diff] [blame] | 1485 | #ifdef CONFIG_PM_SLEEP |
Mike Rapoport | 86d2593 | 2009-07-21 17:50:16 +0300 | [diff] [blame] | 1486 | static int pxa2xx_spi_suspend(struct device *dev) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1487 | { |
Mike Rapoport | 86d2593 | 2009-07-21 17:50:16 +0300 | [diff] [blame] | 1488 | struct driver_data *drv_data = dev_get_drvdata(dev); |
eric miao | 2f1a74e | 2007-11-21 18:50:53 +0800 | [diff] [blame] | 1489 | struct ssp_device *ssp = drv_data->ssp; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1490 | int status = 0; |
| 1491 | |
Mika Westerberg | 7f86bde | 2013-01-22 12:26:26 +0200 | [diff] [blame] | 1492 | status = spi_master_suspend(drv_data->master); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1493 | if (status != 0) |
| 1494 | return status; |
| 1495 | write_SSCR0(0, drv_data->ioaddr); |
Dmitry Eremin-Solenikov | 2b9375b | 2014-11-06 14:08:29 +0300 | [diff] [blame] | 1496 | |
| 1497 | if (!pm_runtime_suspended(dev)) |
| 1498 | clk_disable_unprepare(ssp->clk); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1499 | |
| 1500 | return 0; |
| 1501 | } |
| 1502 | |
Mike Rapoport | 86d2593 | 2009-07-21 17:50:16 +0300 | [diff] [blame] | 1503 | static int pxa2xx_spi_resume(struct device *dev) |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1504 | { |
Mike Rapoport | 86d2593 | 2009-07-21 17:50:16 +0300 | [diff] [blame] | 1505 | struct driver_data *drv_data = dev_get_drvdata(dev); |
eric miao | 2f1a74e | 2007-11-21 18:50:53 +0800 | [diff] [blame] | 1506 | struct ssp_device *ssp = drv_data->ssp; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1507 | int status = 0; |
| 1508 | |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 1509 | pxa2xx_spi_dma_resume(drv_data); |
Daniel Ribeiro | 148da33 | 2009-04-21 12:24:43 -0700 | [diff] [blame] | 1510 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1511 | /* Enable the SSP clock */ |
Dmitry Eremin-Solenikov | 2b9375b | 2014-11-06 14:08:29 +0300 | [diff] [blame] | 1512 | if (!pm_runtime_suspended(dev)) |
| 1513 | clk_prepare_enable(ssp->clk); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1514 | |
Chew, Chiau Ee | c50325f | 2013-11-29 02:13:11 +0800 | [diff] [blame] | 1515 | /* Restore LPSS private register bits */ |
| 1516 | lpss_ssp_setup(drv_data); |
| 1517 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1518 | /* Start the queue running */ |
Mika Westerberg | 7f86bde | 2013-01-22 12:26:26 +0200 | [diff] [blame] | 1519 | status = spi_master_resume(drv_data->master); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1520 | if (status != 0) { |
Mike Rapoport | 86d2593 | 2009-07-21 17:50:16 +0300 | [diff] [blame] | 1521 | dev_err(dev, "problem starting queue (%d)\n", status); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1522 | return status; |
| 1523 | } |
| 1524 | |
| 1525 | return 0; |
| 1526 | } |
Mika Westerberg | 7d94a50 | 2013-01-22 12:26:30 +0200 | [diff] [blame] | 1527 | #endif |
| 1528 | |
Rafael J. Wysocki | ec83305 | 2014-12-13 00:41:15 +0100 | [diff] [blame] | 1529 | #ifdef CONFIG_PM |
Mika Westerberg | 7d94a50 | 2013-01-22 12:26:30 +0200 | [diff] [blame] | 1530 | static int pxa2xx_spi_runtime_suspend(struct device *dev) |
| 1531 | { |
| 1532 | struct driver_data *drv_data = dev_get_drvdata(dev); |
| 1533 | |
| 1534 | clk_disable_unprepare(drv_data->ssp->clk); |
| 1535 | return 0; |
| 1536 | } |
| 1537 | |
| 1538 | static int pxa2xx_spi_runtime_resume(struct device *dev) |
| 1539 | { |
| 1540 | struct driver_data *drv_data = dev_get_drvdata(dev); |
| 1541 | |
| 1542 | clk_prepare_enable(drv_data->ssp->clk); |
| 1543 | return 0; |
| 1544 | } |
| 1545 | #endif |
Mike Rapoport | 86d2593 | 2009-07-21 17:50:16 +0300 | [diff] [blame] | 1546 | |
Alexey Dobriyan | 4714521 | 2009-12-14 18:00:08 -0800 | [diff] [blame] | 1547 | static const struct dev_pm_ops pxa2xx_spi_pm_ops = { |
Mika Westerberg | 7d94a50 | 2013-01-22 12:26:30 +0200 | [diff] [blame] | 1548 | SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume) |
| 1549 | SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend, |
| 1550 | pxa2xx_spi_runtime_resume, NULL) |
Mike Rapoport | 86d2593 | 2009-07-21 17:50:16 +0300 | [diff] [blame] | 1551 | }; |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1552 | |
| 1553 | static struct platform_driver driver = { |
| 1554 | .driver = { |
Mike Rapoport | 86d2593 | 2009-07-21 17:50:16 +0300 | [diff] [blame] | 1555 | .name = "pxa2xx-spi", |
Mike Rapoport | 86d2593 | 2009-07-21 17:50:16 +0300 | [diff] [blame] | 1556 | .pm = &pxa2xx_spi_pm_ops, |
Mika Westerberg | a349685 | 2013-01-22 12:26:33 +0200 | [diff] [blame] | 1557 | .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match), |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1558 | }, |
Sebastian Andrzej Siewior | fbd29a1 | 2010-11-19 09:00:11 -0800 | [diff] [blame] | 1559 | .probe = pxa2xx_spi_probe, |
David Brownell | d1e44d9 | 2007-10-16 01:27:46 -0700 | [diff] [blame] | 1560 | .remove = pxa2xx_spi_remove, |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1561 | .shutdown = pxa2xx_spi_shutdown, |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1562 | }; |
| 1563 | |
| 1564 | static int __init pxa2xx_spi_init(void) |
| 1565 | { |
Sebastian Andrzej Siewior | fbd29a1 | 2010-11-19 09:00:11 -0800 | [diff] [blame] | 1566 | return platform_driver_register(&driver); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1567 | } |
Antonio Ospite | 5b61a74 | 2009-09-22 16:46:10 -0700 | [diff] [blame] | 1568 | subsys_initcall(pxa2xx_spi_init); |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 1569 | |
| 1570 | static void __exit pxa2xx_spi_exit(void) |
| 1571 | { |
| 1572 | platform_driver_unregister(&driver); |
| 1573 | } |
| 1574 | module_exit(pxa2xx_spi_exit); |