blob: 82887c53be38df55d1dd2dbdaf541a6dce2f69d7 [file] [log] [blame]
Peter Tyser6ed9f9c2012-04-18 09:48:24 -05001/*
2 * Intel ICH6-10, Series 5 and 6 GPIO driver
3 *
4 * Copyright (C) 2010 Extreme Engineering Solutions.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
22
23#include <linux/module.h>
24#include <linux/pci.h>
25#include <linux/gpio.h>
26#include <linux/platform_device.h>
27#include <linux/mfd/lpc_ich.h>
28
29#define DRV_NAME "gpio_ich"
30
31/*
32 * GPIO register offsets in GPIO I/O space.
33 * Each chunk of 32 GPIOs is manipulated via its own USE_SELx, IO_SELx, and
34 * LVLx registers. Logic in the read/write functions takes a register and
35 * an absolute bit number and determines the proper register offset and bit
36 * number in that register. For example, to read the value of GPIO bit 50
37 * the code would access offset ichx_regs[2(=GPIO_LVL)][1(=50/32)],
38 * bit 18 (50%32).
39 */
40enum GPIO_REG {
41 GPIO_USE_SEL = 0,
42 GPIO_IO_SEL,
43 GPIO_LVL,
Vincent Donnefort7f6569f2013-06-17 14:03:49 +020044 GPO_BLINK
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050045};
46
Vincent Donnefort7f6569f2013-06-17 14:03:49 +020047static const u8 ichx_regs[4][3] = {
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050048 {0x00, 0x30, 0x40}, /* USE_SEL[1-3] offsets */
49 {0x04, 0x34, 0x44}, /* IO_SEL[1-3] offsets */
50 {0x0c, 0x38, 0x48}, /* LVL[1-3] offsets */
Vincent Donnefort7f6569f2013-06-17 14:03:49 +020051 {0x18, 0x18, 0x18}, /* BLINK offset */
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050052};
53
Jean Delvare4f600ad2012-07-23 17:34:15 +020054static const u8 ichx_reglen[3] = {
55 0x30, 0x10, 0x10,
56};
57
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050058#define ICHX_WRITE(val, reg, base_res) outl(val, (reg) + (base_res)->start)
59#define ICHX_READ(reg, base_res) inl((reg) + (base_res)->start)
60
61struct ichx_desc {
62 /* Max GPIO pins the chipset can have */
63 uint ngpio;
64
Vincent Donnefortba7f74f2014-02-14 15:01:55 +010065 /* GPO_BLINK is available on this chipset */
66 bool have_blink;
67
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050068 /* Whether the chipset has GPIO in GPE0_STS in the PM IO region */
69 bool uses_gpe0;
70
71 /* USE_SEL is bogus on some chipsets, eg 3100 */
72 u32 use_sel_ignore[3];
73
74 /* Some chipsets have quirks, let these use their own request/get */
75 int (*request)(struct gpio_chip *chip, unsigned offset);
76 int (*get)(struct gpio_chip *chip, unsigned offset);
77};
78
79static struct {
80 spinlock_t lock;
81 struct platform_device *dev;
82 struct gpio_chip chip;
83 struct resource *gpio_base; /* GPIO IO base */
84 struct resource *pm_base; /* Power Mangagment IO base */
85 struct ichx_desc *desc; /* Pointer to chipset-specific description */
86 u32 orig_gpio_ctrl; /* Orig CTRL value, used to restore on exit */
Jean Delvare4f600ad2012-07-23 17:34:15 +020087 u8 use_gpio; /* Which GPIO groups are usable */
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050088} ichx_priv;
89
90static int modparam_gpiobase = -1; /* dynamic */
91module_param_named(gpiobase, modparam_gpiobase, int, 0444);
92MODULE_PARM_DESC(gpiobase, "The GPIO number base. -1 means dynamic, "
93 "which is the default.");
94
95static int ichx_write_bit(int reg, unsigned nr, int val, int verify)
96{
97 unsigned long flags;
98 u32 data, tmp;
99 int reg_nr = nr / 32;
100 int bit = nr & 0x1f;
101 int ret = 0;
102
103 spin_lock_irqsave(&ichx_priv.lock, flags);
104
105 data = ICHX_READ(ichx_regs[reg][reg_nr], ichx_priv.gpio_base);
106 if (val)
107 data |= 1 << bit;
108 else
109 data &= ~(1 << bit);
110 ICHX_WRITE(data, ichx_regs[reg][reg_nr], ichx_priv.gpio_base);
111 tmp = ICHX_READ(ichx_regs[reg][reg_nr], ichx_priv.gpio_base);
112 if (verify && data != tmp)
113 ret = -EPERM;
114
115 spin_unlock_irqrestore(&ichx_priv.lock, flags);
116
117 return ret;
118}
119
120static int ichx_read_bit(int reg, unsigned nr)
121{
122 unsigned long flags;
123 u32 data;
124 int reg_nr = nr / 32;
125 int bit = nr & 0x1f;
126
127 spin_lock_irqsave(&ichx_priv.lock, flags);
128
129 data = ICHX_READ(ichx_regs[reg][reg_nr], ichx_priv.gpio_base);
130
131 spin_unlock_irqrestore(&ichx_priv.lock, flags);
132
133 return data & (1 << bit) ? 1 : 0;
134}
135
Mika Westerberge97f9b52013-02-27 17:25:15 +0200136static bool ichx_gpio_check_available(struct gpio_chip *gpio, unsigned nr)
Jean Delvare4f600ad2012-07-23 17:34:15 +0200137{
Mika Westerberg61d793b2013-03-07 10:48:19 +0200138 return !!(ichx_priv.use_gpio & (1 << (nr / 32)));
Jean Delvare4f600ad2012-07-23 17:34:15 +0200139}
140
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500141static int ichx_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
142{
143 /*
144 * Try setting pin as an input and verify it worked since many pins
145 * are output-only.
146 */
147 if (ichx_write_bit(GPIO_IO_SEL, nr, 1, 1))
148 return -EINVAL;
149
150 return 0;
151}
152
153static int ichx_gpio_direction_output(struct gpio_chip *gpio, unsigned nr,
154 int val)
155{
Vincent Donnefort7f6569f2013-06-17 14:03:49 +0200156 /* Disable blink hardware which is available for GPIOs from 0 to 31. */
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100157 if (nr < 32 && ichx_priv.desc->have_blink)
Vincent Donnefort7f6569f2013-06-17 14:03:49 +0200158 ichx_write_bit(GPO_BLINK, nr, 0, 0);
159
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500160 /* Set GPIO output value. */
161 ichx_write_bit(GPIO_LVL, nr, val, 0);
162
163 /*
164 * Try setting pin as an output and verify it worked since many pins
165 * are input-only.
166 */
167 if (ichx_write_bit(GPIO_IO_SEL, nr, 0, 1))
168 return -EINVAL;
169
170 return 0;
171}
172
173static int ichx_gpio_get(struct gpio_chip *chip, unsigned nr)
174{
175 return ichx_read_bit(GPIO_LVL, nr);
176}
177
178static int ich6_gpio_get(struct gpio_chip *chip, unsigned nr)
179{
180 unsigned long flags;
181 u32 data;
182
183 /*
184 * GPI 0 - 15 need to be read from the power management registers on
185 * a ICH6/3100 bridge.
186 */
187 if (nr < 16) {
188 if (!ichx_priv.pm_base)
189 return -ENXIO;
190
191 spin_lock_irqsave(&ichx_priv.lock, flags);
192
193 /* GPI 0 - 15 are latched, write 1 to clear*/
194 ICHX_WRITE(1 << (16 + nr), 0, ichx_priv.pm_base);
195 data = ICHX_READ(0, ichx_priv.pm_base);
196
197 spin_unlock_irqrestore(&ichx_priv.lock, flags);
198
199 return (data >> 16) & (1 << nr) ? 1 : 0;
200 } else {
201 return ichx_gpio_get(chip, nr);
202 }
203}
204
205static int ichx_gpio_request(struct gpio_chip *chip, unsigned nr)
206{
Jean Delvare25f27db2013-03-05 21:22:38 +0100207 if (!ichx_gpio_check_available(chip, nr))
208 return -ENXIO;
209
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500210 /*
211 * Note we assume the BIOS properly set a bridge's USE value. Some
212 * chips (eg Intel 3100) have bogus USE values though, so first see if
213 * the chipset's USE value can be trusted for this specific bit.
214 * If it can't be trusted, assume that the pin can be used as a GPIO.
215 */
216 if (ichx_priv.desc->use_sel_ignore[nr / 32] & (1 << (nr & 0x1f)))
Jean Delvare2ab3a742013-03-05 09:06:58 +0100217 return 0;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500218
219 return ichx_read_bit(GPIO_USE_SEL, nr) ? 0 : -ENODEV;
220}
221
222static int ich6_gpio_request(struct gpio_chip *chip, unsigned nr)
223{
224 /*
225 * Fixups for bits 16 and 17 are necessary on the Intel ICH6/3100
226 * bridge as they are controlled by USE register bits 0 and 1. See
227 * "Table 704 GPIO_USE_SEL1 register" in the i3100 datasheet for
228 * additional info.
229 */
230 if (nr == 16 || nr == 17)
231 nr -= 16;
232
233 return ichx_gpio_request(chip, nr);
234}
235
236static void ichx_gpio_set(struct gpio_chip *chip, unsigned nr, int val)
237{
238 ichx_write_bit(GPIO_LVL, nr, val, 0);
239}
240
Bill Pemberton38363092012-11-19 13:22:34 -0500241static void ichx_gpiolib_setup(struct gpio_chip *chip)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500242{
243 chip->owner = THIS_MODULE;
244 chip->label = DRV_NAME;
245 chip->dev = &ichx_priv.dev->dev;
246
247 /* Allow chip-specific overrides of request()/get() */
248 chip->request = ichx_priv.desc->request ?
249 ichx_priv.desc->request : ichx_gpio_request;
250 chip->get = ichx_priv.desc->get ?
251 ichx_priv.desc->get : ichx_gpio_get;
252
253 chip->set = ichx_gpio_set;
254 chip->direction_input = ichx_gpio_direction_input;
255 chip->direction_output = ichx_gpio_direction_output;
256 chip->base = modparam_gpiobase;
257 chip->ngpio = ichx_priv.desc->ngpio;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100258 chip->can_sleep = false;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500259 chip->dbg_show = NULL;
260}
261
262/* ICH6-based, 631xesb-based */
263static struct ichx_desc ich6_desc = {
264 /* Bridges using the ICH6 controller need fixups for GPIO 0 - 17 */
265 .request = ich6_gpio_request,
266 .get = ich6_gpio_get,
267
268 /* GPIO 0-15 are read in the GPE0_STS PM register */
269 .uses_gpe0 = true,
270
271 .ngpio = 50,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100272 .have_blink = true,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500273};
274
275/* Intel 3100 */
276static struct ichx_desc i3100_desc = {
277 /*
278 * Bits 16,17, 20 of USE_SEL and bit 16 of USE_SEL2 always read 0 on
279 * the Intel 3100. See "Table 712. GPIO Summary Table" of 3100
280 * Datasheet for more info.
281 */
282 .use_sel_ignore = {0x00130000, 0x00010000, 0x0},
283
284 /* The 3100 needs fixups for GPIO 0 - 17 */
285 .request = ich6_gpio_request,
286 .get = ich6_gpio_get,
287
288 /* GPIO 0-15 are read in the GPE0_STS PM register */
289 .uses_gpe0 = true,
290
291 .ngpio = 50,
292};
293
294/* ICH7 and ICH8-based */
295static struct ichx_desc ich7_desc = {
296 .ngpio = 50,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100297 .have_blink = true,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500298};
299
300/* ICH9-based */
301static struct ichx_desc ich9_desc = {
302 .ngpio = 61,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100303 .have_blink = true,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500304};
305
306/* ICH10-based - Consumer/corporate versions have different amount of GPIO */
307static struct ichx_desc ich10_cons_desc = {
308 .ngpio = 61,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100309 .have_blink = true,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500310};
311static struct ichx_desc ich10_corp_desc = {
312 .ngpio = 72,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100313 .have_blink = true,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500314};
315
316/* Intel 5 series, 6 series, 3400 series, and C200 series */
317static struct ichx_desc intel5_desc = {
318 .ngpio = 76,
319};
320
Bill Pemberton38363092012-11-19 13:22:34 -0500321static int ichx_gpio_request_regions(struct resource *res_base,
Jean Delvare4f600ad2012-07-23 17:34:15 +0200322 const char *name, u8 use_gpio)
323{
324 int i;
325
326 if (!res_base || !res_base->start || !res_base->end)
327 return -ENODEV;
328
329 for (i = 0; i < ARRAY_SIZE(ichx_regs[0]); i++) {
330 if (!(use_gpio & (1 << i)))
331 continue;
332 if (!request_region(res_base->start + ichx_regs[0][i],
333 ichx_reglen[i], name))
334 goto request_err;
335 }
336 return 0;
337
338request_err:
339 /* Clean up: release already requested regions, if any */
340 for (i--; i >= 0; i--) {
341 if (!(use_gpio & (1 << i)))
342 continue;
343 release_region(res_base->start + ichx_regs[0][i],
344 ichx_reglen[i]);
345 }
346 return -EBUSY;
347}
348
349static void ichx_gpio_release_regions(struct resource *res_base, u8 use_gpio)
350{
351 int i;
352
353 for (i = 0; i < ARRAY_SIZE(ichx_regs[0]); i++) {
354 if (!(use_gpio & (1 << i)))
355 continue;
356 release_region(res_base->start + ichx_regs[0][i],
357 ichx_reglen[i]);
358 }
359}
360
Bill Pemberton38363092012-11-19 13:22:34 -0500361static int ichx_gpio_probe(struct platform_device *pdev)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500362{
363 struct resource *res_base, *res_pm;
364 int err;
Jingoo Hane56aee12013-07-30 17:08:05 +0900365 struct lpc_ich_info *ich_info = dev_get_platdata(&pdev->dev);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500366
367 if (!ich_info)
368 return -ENODEV;
369
370 ichx_priv.dev = pdev;
371
372 switch (ich_info->gpio_version) {
373 case ICH_I3100_GPIO:
374 ichx_priv.desc = &i3100_desc;
375 break;
376 case ICH_V5_GPIO:
377 ichx_priv.desc = &intel5_desc;
378 break;
379 case ICH_V6_GPIO:
380 ichx_priv.desc = &ich6_desc;
381 break;
382 case ICH_V7_GPIO:
383 ichx_priv.desc = &ich7_desc;
384 break;
385 case ICH_V9_GPIO:
386 ichx_priv.desc = &ich9_desc;
387 break;
388 case ICH_V10CORP_GPIO:
389 ichx_priv.desc = &ich10_corp_desc;
390 break;
391 case ICH_V10CONS_GPIO:
392 ichx_priv.desc = &ich10_cons_desc;
393 break;
394 default:
395 return -ENODEV;
396 }
397
Jean Delvared39a9482012-12-16 21:31:40 +0100398 spin_lock_init(&ichx_priv.lock);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500399 res_base = platform_get_resource(pdev, IORESOURCE_IO, ICH_RES_GPIO);
Jean Delvare4f600ad2012-07-23 17:34:15 +0200400 ichx_priv.use_gpio = ich_info->use_gpio;
401 err = ichx_gpio_request_regions(res_base, pdev->name,
402 ichx_priv.use_gpio);
403 if (err)
404 return err;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500405
406 ichx_priv.gpio_base = res_base;
407
408 /*
409 * If necessary, determine the I/O address of ACPI/power management
410 * registers which are needed to read the the GPE0 register for GPI pins
411 * 0 - 15 on some chipsets.
412 */
413 if (!ichx_priv.desc->uses_gpe0)
414 goto init;
415
416 res_pm = platform_get_resource(pdev, IORESOURCE_IO, ICH_RES_GPE0);
417 if (!res_pm) {
418 pr_warn("ACPI BAR is unavailable, GPI 0 - 15 unavailable\n");
419 goto init;
420 }
421
422 if (!request_region(res_pm->start, resource_size(res_pm),
423 pdev->name)) {
424 pr_warn("ACPI BAR is busy, GPI 0 - 15 unavailable\n");
425 goto init;
426 }
427
428 ichx_priv.pm_base = res_pm;
429
430init:
431 ichx_gpiolib_setup(&ichx_priv.chip);
432 err = gpiochip_add(&ichx_priv.chip);
433 if (err) {
434 pr_err("Failed to register GPIOs\n");
435 goto add_err;
436 }
437
438 pr_info("GPIO from %d to %d on %s\n", ichx_priv.chip.base,
439 ichx_priv.chip.base + ichx_priv.chip.ngpio - 1, DRV_NAME);
440
441 return 0;
442
443add_err:
Jean Delvare4f600ad2012-07-23 17:34:15 +0200444 ichx_gpio_release_regions(ichx_priv.gpio_base, ichx_priv.use_gpio);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500445 if (ichx_priv.pm_base)
446 release_region(ichx_priv.pm_base->start,
447 resource_size(ichx_priv.pm_base));
448 return err;
449}
450
Bill Pemberton206210c2012-11-19 13:25:50 -0500451static int ichx_gpio_remove(struct platform_device *pdev)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500452{
453 int err;
454
455 err = gpiochip_remove(&ichx_priv.chip);
456 if (err) {
457 dev_err(&pdev->dev, "%s failed, %d\n",
458 "gpiochip_remove()", err);
459 return err;
460 }
461
Jean Delvare4f600ad2012-07-23 17:34:15 +0200462 ichx_gpio_release_regions(ichx_priv.gpio_base, ichx_priv.use_gpio);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500463 if (ichx_priv.pm_base)
464 release_region(ichx_priv.pm_base->start,
465 resource_size(ichx_priv.pm_base));
466
467 return 0;
468}
469
470static struct platform_driver ichx_gpio_driver = {
471 .driver = {
472 .owner = THIS_MODULE,
473 .name = DRV_NAME,
474 },
475 .probe = ichx_gpio_probe,
Bill Pemberton8283c4f2012-11-19 13:20:08 -0500476 .remove = ichx_gpio_remove,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500477};
478
479module_platform_driver(ichx_gpio_driver);
480
481MODULE_AUTHOR("Peter Tyser <ptyser@xes-inc.com>");
482MODULE_DESCRIPTION("GPIO interface for Intel ICH series");
483MODULE_LICENSE("GPL");
484MODULE_ALIAS("platform:"DRV_NAME);