blob: 4cb670e617071e0cd1f8195604d0c09ac30301ba [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
Russell Kingf27ecac2005-08-18 21:31:00 +01002 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Interrupt architecture for the GIC:
9 *
10 * o There is one Interrupt Distributor, which receives interrupts
11 * from system devices and sends them to the Interrupt Controllers.
12 *
13 * o There is one CPU Interface per CPU, which sends interrupts sent
14 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010015 * associated CPU. The base address of the CPU interface is usually
16 * aliased so that the same address points to different chips depending
17 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010018 *
19 * Note that IRQs 0-31 are special - they are local to each CPU.
20 * As such, the enable set/clear, pending set/clear and active bit
21 * registers are banked per-cpu for these sources.
22 */
23#include <linux/init.h>
24#include <linux/kernel.h>
Rob Herringf37a53c2011-10-21 17:14:27 -050025#include <linux/err.h>
Arnd Bergmann7e1efcf2011-11-01 00:28:37 +010026#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010027#include <linux/list.h>
28#include <linux/smp.h>
Catalin Marinasc0114702013-01-14 18:05:37 +000029#include <linux/cpu.h>
Colin Cross254056f2011-02-10 12:54:10 -080030#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010031#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010032#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050033#include <linux/of.h>
34#include <linux/of_address.h>
35#include <linux/of_irq.h>
Rob Herring4294f8b2011-09-28 21:25:31 -050036#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010037#include <linux/interrupt.h>
38#include <linux/percpu.h>
39#include <linux/slab.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000040#include <linux/irqchip/chained_irq.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060041#include <linux/irqchip/arm-gic.h>
Chris Redpath2353c1f2013-10-11 11:45:00 +010042#include <trace/events/arm-ipi.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010043
Tomasz Figa4003b692014-07-17 17:23:44 +020044#include <asm/cputype.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010045#include <asm/irq.h>
Marc Zyngier562e0022011-09-06 09:56:17 +010046#include <asm/exception.h>
Will Deaconeb504392012-01-20 12:01:12 +010047#include <asm/smp_plat.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010048
Marc Zyngiera6c2e912014-06-30 16:01:30 +010049#include "irq-gic-common.h"
Rob Herring81243e42012-11-20 21:21:40 -060050#include "irqchip.h"
Russell Kingf27ecac2005-08-18 21:31:00 +010051
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000052union gic_base {
53 void __iomem *common_base;
Stephen Boyd7c284952014-03-04 17:02:01 -080054 void __percpu * __iomem *percpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000055};
56
57struct gic_chip_data {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000058 union gic_base dist_base;
59 union gic_base cpu_base;
60#ifdef CONFIG_CPU_PM
61 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
62 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
63 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
64 u32 __percpu *saved_ppi_enable;
65 u32 __percpu *saved_ppi_conf;
66#endif
Grant Likely75294952012-02-14 14:06:57 -070067 struct irq_domain *domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000068 unsigned int gic_irqs;
69#ifdef CONFIG_GIC_NON_BANKED
70 void __iomem *(*get_base)(union gic_base *);
71#endif
72};
73
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050074static DEFINE_RAW_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010075
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010076/*
Nicolas Pitre384a2902012-04-11 18:55:48 -040077 * The GIC mapping of CPU interfaces does not necessarily match
78 * the logical CPU numbering. Let's use a mapping as returned
79 * by the GIC itself.
80 */
81#define NR_GIC_CPU_IF 8
82static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
83
84/*
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010085 * Supported arch specific GIC irq extension.
86 * Default make them NULL.
87 */
88struct irq_chip gic_arch_extn = {
Will Deacon1a017532011-02-09 12:01:12 +000089 .irq_eoi = NULL,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010090 .irq_mask = NULL,
91 .irq_unmask = NULL,
92 .irq_retrigger = NULL,
93 .irq_set_type = NULL,
94 .irq_set_wake = NULL,
95};
96
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010097#ifndef MAX_GIC_NR
98#define MAX_GIC_NR 1
99#endif
100
Russell Kingbef8f9e2010-12-04 16:50:58 +0000101static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100102
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000103#ifdef CONFIG_GIC_NON_BANKED
104static void __iomem *gic_get_percpu_base(union gic_base *base)
105{
106 return *__this_cpu_ptr(base->percpu_base);
107}
108
109static void __iomem *gic_get_common_base(union gic_base *base)
110{
111 return base->common_base;
112}
113
114static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
115{
116 return data->get_base(&data->dist_base);
117}
118
119static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
120{
121 return data->get_base(&data->cpu_base);
122}
123
124static inline void gic_set_base_accessor(struct gic_chip_data *data,
125 void __iomem *(*f)(union gic_base *))
126{
127 data->get_base = f;
128}
129#else
130#define gic_data_dist_base(d) ((d)->dist_base.common_base)
131#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
Sachin Kamat46f101d2013-03-13 15:05:15 +0530132#define gic_set_base_accessor(d, f)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000133#endif
134
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100135static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100136{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100137 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000138 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100139}
140
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100141static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100142{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100143 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000144 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100145}
146
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100147static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100148{
Rob Herring4294f8b2011-09-28 21:25:31 -0500149 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100150}
151
Russell Kingf27ecac2005-08-18 21:31:00 +0100152/*
153 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100154 */
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100155static void gic_mask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100156{
Rob Herring4294f8b2011-09-28 21:25:31 -0500157 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100158
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500159 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530160 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100161 if (gic_arch_extn.irq_mask)
162 gic_arch_extn.irq_mask(d);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500163 raw_spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100164}
165
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100166static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100167{
Rob Herring4294f8b2011-09-28 21:25:31 -0500168 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100169
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500170 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100171 if (gic_arch_extn.irq_unmask)
172 gic_arch_extn.irq_unmask(d);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530173 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500174 raw_spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100175}
176
Will Deacon1a017532011-02-09 12:01:12 +0000177static void gic_eoi_irq(struct irq_data *d)
178{
179 if (gic_arch_extn.irq_eoi) {
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500180 raw_spin_lock(&irq_controller_lock);
Will Deacon1a017532011-02-09 12:01:12 +0000181 gic_arch_extn.irq_eoi(d);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500182 raw_spin_unlock(&irq_controller_lock);
Will Deacon1a017532011-02-09 12:01:12 +0000183 }
184
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530185 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000186}
187
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100188static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100189{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100190 void __iomem *base = gic_dist_base(d);
191 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100192
193 /* Interrupt configuration for SGIs can't be changed */
194 if (gicirq < 16)
195 return -EINVAL;
196
197 if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
198 return -EINVAL;
199
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500200 raw_spin_lock(&irq_controller_lock);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100201
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100202 if (gic_arch_extn.irq_set_type)
203 gic_arch_extn.irq_set_type(d, type);
204
Marc Zyngiera6c2e912014-06-30 16:01:30 +0100205 gic_configure_irq(gicirq, type, base, NULL);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100206
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500207 raw_spin_unlock(&irq_controller_lock);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100208
209 return 0;
210}
211
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100212static int gic_retrigger(struct irq_data *d)
213{
214 if (gic_arch_extn.irq_retrigger)
215 return gic_arch_extn.irq_retrigger(d);
216
Abhijeet Dharmapurikarbad9a432013-03-19 16:05:49 -0700217 /* the genirq layer expects 0 if we can't retrigger in hardware */
218 return 0;
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100219}
220
Catalin Marinasa06f5462005-09-30 16:07:05 +0100221#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000222static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
223 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100224{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100225 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Mark Brownf31055c2014-06-23 11:18:59 +0100226 unsigned int shift = (gic_irq(d) % 4) * 8;
227 unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
Russell Kingc1917892011-01-23 12:12:01 +0000228 u32 val, mask, bit;
229
Nicolas Pitre384a2902012-04-11 18:55:48 -0400230 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000231 return -EINVAL;
232
Nicolas Pitred844e2c2012-04-12 01:40:31 -0400233 raw_spin_lock(&irq_controller_lock);
Russell Kingc1917892011-01-23 12:12:01 +0000234 mask = 0xff << shift;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400235 bit = gic_cpu_map[cpu] << shift;
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530236 val = readl_relaxed(reg) & ~mask;
237 writel_relaxed(val | bit, reg);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500238 raw_spin_unlock(&irq_controller_lock);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700239
Russell King5dfc54e2011-07-21 15:00:57 +0100240 return IRQ_SET_MASK_OK;
Russell Kingf27ecac2005-08-18 21:31:00 +0100241}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100242#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100243
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100244#ifdef CONFIG_PM
245static int gic_set_wake(struct irq_data *d, unsigned int on)
246{
247 int ret = -ENXIO;
248
249 if (gic_arch_extn.irq_set_wake)
250 ret = gic_arch_extn.irq_set_wake(d, on);
251
252 return ret;
253}
254
255#else
256#define gic_set_wake NULL
257#endif
258
Stephen Boydc0627e32014-03-04 16:40:30 -0800259static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
Marc Zyngier562e0022011-09-06 09:56:17 +0100260{
261 u32 irqstat, irqnr;
262 struct gic_chip_data *gic = &gic_data[0];
263 void __iomem *cpu_base = gic_data_cpu_base(gic);
264
265 do {
266 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
Haojian Zhuang03c2fd42014-05-11 16:05:58 +0800267 irqnr = irqstat & GICC_IAR_INT_ID_MASK;
Marc Zyngier562e0022011-09-06 09:56:17 +0100268
269 if (likely(irqnr > 15 && irqnr < 1021)) {
Grant Likely75294952012-02-14 14:06:57 -0700270 irqnr = irq_find_mapping(gic->domain, irqnr);
Marc Zyngier562e0022011-09-06 09:56:17 +0100271 handle_IRQ(irqnr, regs);
272 continue;
273 }
274 if (irqnr < 16) {
275 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
276#ifdef CONFIG_SMP
277 handle_IPI(irqnr, regs);
278#endif
279 continue;
280 }
281 break;
282 } while (1);
283}
284
Russell King0f347bb2007-05-17 10:11:34 +0100285static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100286{
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100287 struct gic_chip_data *chip_data = irq_get_handler_data(irq);
288 struct irq_chip *chip = irq_get_chip(irq);
Russell King0f347bb2007-05-17 10:11:34 +0100289 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100290 unsigned long status;
291
Will Deacon1a017532011-02-09 12:01:12 +0000292 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100293
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500294 raw_spin_lock(&irq_controller_lock);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000295 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500296 raw_spin_unlock(&irq_controller_lock);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100297
Russell King0f347bb2007-05-17 10:11:34 +0100298 gic_irq = (status & 0x3ff);
299 if (gic_irq == 1023)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100300 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100301
Grant Likely75294952012-02-14 14:06:57 -0700302 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
303 if (unlikely(gic_irq < 32 || gic_irq > 1020))
Catalin Marinasaec00952013-01-14 17:53:39 +0000304 handle_bad_irq(cascade_irq, desc);
Russell King0f347bb2007-05-17 10:11:34 +0100305 else
306 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100307
308 out:
Will Deacon1a017532011-02-09 12:01:12 +0000309 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100310}
311
David Brownell38c677c2006-08-01 22:26:25 +0100312static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100313 .name = "GIC",
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100314 .irq_mask = gic_mask_irq,
315 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000316 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100317 .irq_set_type = gic_set_type,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100318 .irq_retrigger = gic_retrigger,
Russell Kingf27ecac2005-08-18 21:31:00 +0100319#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000320 .irq_set_affinity = gic_set_affinity,
Russell Kingf27ecac2005-08-18 21:31:00 +0100321#endif
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100322 .irq_set_wake = gic_set_wake,
Russell Kingf27ecac2005-08-18 21:31:00 +0100323};
324
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100325void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
326{
327 if (gic_nr >= MAX_GIC_NR)
328 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100329 if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100330 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100331 irq_set_chained_handler(irq, gic_handle_cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100332}
333
Russell King2bb31352013-01-30 23:49:57 +0000334static u8 gic_get_cpumask(struct gic_chip_data *gic)
335{
336 void __iomem *base = gic_data_dist_base(gic);
337 u32 mask, i;
338
339 for (i = mask = 0; i < 32; i += 4) {
340 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
341 mask |= mask >> 16;
342 mask |= mask >> 8;
343 if (mask)
344 break;
345 }
346
347 if (!mask)
348 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
349
350 return mask;
351}
352
Rob Herring4294f8b2011-09-28 21:25:31 -0500353static void __init gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100354{
Grant Likely75294952012-02-14 14:06:57 -0700355 unsigned int i;
Will Deacon267840f2011-08-23 22:20:03 +0100356 u32 cpumask;
Rob Herring4294f8b2011-09-28 21:25:31 -0500357 unsigned int gic_irqs = gic->gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000358 void __iomem *base = gic_data_dist_base(gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100359
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530360 writel_relaxed(0, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100361
362 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100363 * Set all global interrupts to this CPU only.
364 */
Russell King2bb31352013-01-30 23:49:57 +0000365 cpumask = gic_get_cpumask(gic);
366 cpumask |= cpumask << 8;
367 cpumask |= cpumask << 16;
Pawel Molle6afec92010-11-26 13:45:43 +0100368 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530369 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100370
Marc Zyngiera6c2e912014-06-30 16:01:30 +0100371 gic_dist_config(base, gic_irqs, NULL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100372
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530373 writel_relaxed(1, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100374}
375
Russell Kingbef8f9e2010-12-04 16:50:58 +0000376static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100377{
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000378 void __iomem *dist_base = gic_data_dist_base(gic);
379 void __iomem *base = gic_data_cpu_base(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400380 unsigned int cpu_mask, cpu = smp_processor_id();
Russell King9395f6e2010-11-11 23:10:30 +0000381 int i;
382
Russell King9395f6e2010-11-11 23:10:30 +0000383 /*
Nicolas Pitre384a2902012-04-11 18:55:48 -0400384 * Get what the GIC says our CPU mask is.
385 */
386 BUG_ON(cpu >= NR_GIC_CPU_IF);
Russell King2bb31352013-01-30 23:49:57 +0000387 cpu_mask = gic_get_cpumask(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400388 gic_cpu_map[cpu] = cpu_mask;
389
390 /*
391 * Clear our mask from the other map entries in case they're
392 * still undefined.
393 */
394 for (i = 0; i < NR_GIC_CPU_IF; i++)
395 if (i != cpu)
396 gic_cpu_map[i] &= ~cpu_mask;
397
Marc Zyngiera6c2e912014-06-30 16:01:30 +0100398 gic_cpu_config(dist_base, NULL);
Russell King9395f6e2010-11-11 23:10:30 +0000399
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530400 writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
401 writel_relaxed(1, base + GIC_CPU_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100402}
403
Nicolas Pitre15438a82013-03-19 23:59:04 -0400404void gic_cpu_if_down(void)
405{
406 void __iomem *cpu_base = gic_data_cpu_base(&gic_data[0]);
407 writel_relaxed(0, cpu_base + GIC_CPU_CTRL);
408}
409
Colin Cross254056f2011-02-10 12:54:10 -0800410#ifdef CONFIG_CPU_PM
411/*
412 * Saves the GIC distributor registers during suspend or idle. Must be called
413 * with interrupts disabled but before powering down the GIC. After calling
414 * this function, no interrupts will be delivered by the GIC, and another
415 * platform-specific wakeup source must be enabled.
416 */
417static void gic_dist_save(unsigned int gic_nr)
418{
419 unsigned int gic_irqs;
420 void __iomem *dist_base;
421 int i;
422
423 if (gic_nr >= MAX_GIC_NR)
424 BUG();
425
426 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000427 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800428
429 if (!dist_base)
430 return;
431
432 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
433 gic_data[gic_nr].saved_spi_conf[i] =
434 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
435
436 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
437 gic_data[gic_nr].saved_spi_target[i] =
438 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
439
440 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
441 gic_data[gic_nr].saved_spi_enable[i] =
442 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
443}
444
445/*
446 * Restores the GIC distributor registers during resume or when coming out of
447 * idle. Must be called before enabling interrupts. If a level interrupt
448 * that occured while the GIC was suspended is still present, it will be
449 * handled normally, but any edge interrupts that occured will not be seen by
450 * the GIC and need to be handled by the platform-specific wakeup source.
451 */
452static void gic_dist_restore(unsigned int gic_nr)
453{
454 unsigned int gic_irqs;
455 unsigned int i;
456 void __iomem *dist_base;
457
458 if (gic_nr >= MAX_GIC_NR)
459 BUG();
460
461 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000462 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800463
464 if (!dist_base)
465 return;
466
467 writel_relaxed(0, dist_base + GIC_DIST_CTRL);
468
469 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
470 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
471 dist_base + GIC_DIST_CONFIG + i * 4);
472
473 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
474 writel_relaxed(0xa0a0a0a0,
475 dist_base + GIC_DIST_PRI + i * 4);
476
477 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
478 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
479 dist_base + GIC_DIST_TARGET + i * 4);
480
481 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
482 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
483 dist_base + GIC_DIST_ENABLE_SET + i * 4);
484
485 writel_relaxed(1, dist_base + GIC_DIST_CTRL);
486}
487
488static void gic_cpu_save(unsigned int gic_nr)
489{
490 int i;
491 u32 *ptr;
492 void __iomem *dist_base;
493 void __iomem *cpu_base;
494
495 if (gic_nr >= MAX_GIC_NR)
496 BUG();
497
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000498 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
499 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800500
501 if (!dist_base || !cpu_base)
502 return;
503
504 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
505 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
506 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
507
508 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
509 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
510 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
511
512}
513
514static void gic_cpu_restore(unsigned int gic_nr)
515{
516 int i;
517 u32 *ptr;
518 void __iomem *dist_base;
519 void __iomem *cpu_base;
520
521 if (gic_nr >= MAX_GIC_NR)
522 BUG();
523
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000524 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
525 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800526
527 if (!dist_base || !cpu_base)
528 return;
529
530 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
531 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
532 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
533
534 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
535 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
536 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
537
538 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
539 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);
540
541 writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
542 writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
543}
544
545static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
546{
547 int i;
548
549 for (i = 0; i < MAX_GIC_NR; i++) {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000550#ifdef CONFIG_GIC_NON_BANKED
551 /* Skip over unused GICs */
552 if (!gic_data[i].get_base)
553 continue;
554#endif
Colin Cross254056f2011-02-10 12:54:10 -0800555 switch (cmd) {
556 case CPU_PM_ENTER:
557 gic_cpu_save(i);
558 break;
559 case CPU_PM_ENTER_FAILED:
560 case CPU_PM_EXIT:
561 gic_cpu_restore(i);
562 break;
563 case CPU_CLUSTER_PM_ENTER:
564 gic_dist_save(i);
565 break;
566 case CPU_CLUSTER_PM_ENTER_FAILED:
567 case CPU_CLUSTER_PM_EXIT:
568 gic_dist_restore(i);
569 break;
570 }
571 }
572
573 return NOTIFY_OK;
574}
575
576static struct notifier_block gic_notifier_block = {
577 .notifier_call = gic_notifier,
578};
579
580static void __init gic_pm_init(struct gic_chip_data *gic)
581{
582 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
583 sizeof(u32));
584 BUG_ON(!gic->saved_ppi_enable);
585
586 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
587 sizeof(u32));
588 BUG_ON(!gic->saved_ppi_conf);
589
Marc Zyngierabdd7b92011-11-25 17:58:19 +0100590 if (gic == &gic_data[0])
591 cpu_pm_register_notifier(&gic_notifier_block);
Colin Cross254056f2011-02-10 12:54:10 -0800592}
593#else
594static void __init gic_pm_init(struct gic_chip_data *gic)
595{
596}
597#endif
598
Rob Herringb1cffeb2012-11-26 15:05:48 -0600599#ifdef CONFIG_SMP
Stephen Boyd7c284952014-03-04 17:02:01 -0800600static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600601{
602 int cpu;
Nicolas Pitred844e2c2012-04-12 01:40:31 -0400603 unsigned long flags, map = 0;
604
605 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600606
607 /* Convert our logical CPU mask into a physical one. */
Chris Redpath2353c1f2013-10-11 11:45:00 +0100608 for_each_cpu(cpu, mask) {
609 trace_arm_ipi_send(irq, cpu);
Javi Merino91bdf0d2013-02-19 13:52:22 +0000610 map |= gic_cpu_map[cpu];
Chris Redpath2353c1f2013-10-11 11:45:00 +0100611 }
Rob Herringb1cffeb2012-11-26 15:05:48 -0600612
613 /*
614 * Ensure that stores to Normal memory are visible to the
Will Deacon32fd0492014-02-20 17:42:07 +0000615 * other CPUs before they observe us issuing the IPI.
Rob Herringb1cffeb2012-11-26 15:05:48 -0600616 */
Will Deacon32fd0492014-02-20 17:42:07 +0000617 dmb(ishst);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600618
619 /* this always happens on GIC0 */
620 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
Nicolas Pitred844e2c2012-04-12 01:40:31 -0400621
622 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600623}
624#endif
625
Nicolas Pitred844e2c2012-04-12 01:40:31 -0400626#ifdef CONFIG_BL_SWITCHER
627/*
Nicolas Pitre1c332d42012-11-28 18:48:19 -0500628 * gic_send_sgi - send a SGI directly to given CPU interface number
629 *
630 * cpu_id: the ID for the destination CPU interface
631 * irq: the IPI number to send a SGI for
632 */
633void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
634{
635 BUG_ON(cpu_id >= NR_GIC_CPU_IF);
636 cpu_id = 1 << cpu_id;
637 /* this always happens on GIC0 */
638 writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
639}
640
641/*
Nicolas Pitreeb3525e2012-07-05 21:33:26 -0400642 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
643 *
644 * @cpu: the logical CPU number to get the GIC ID for.
645 *
646 * Return the CPU interface ID for the given logical CPU number,
647 * or -1 if the CPU number is too large or the interface ID is
648 * unknown (more than one bit set).
649 */
650int gic_get_cpu_id(unsigned int cpu)
651{
652 unsigned int cpu_bit;
653
654 if (cpu >= NR_GIC_CPU_IF)
655 return -1;
656 cpu_bit = gic_cpu_map[cpu];
657 if (cpu_bit & (cpu_bit - 1))
Christoffer Dall0284d572014-10-02 09:29:59 +0200658 return -1;
Nicolas Pitreeb3525e2012-07-05 21:33:26 -0400659 return __ffs(cpu_bit);
660}
661
662/*
Nicolas Pitre176c78d2012-04-12 01:40:31 -0400663 * gic_migrate_target - migrate IRQs to another CPU interface
Nicolas Pitred844e2c2012-04-12 01:40:31 -0400664 *
665 * @new_cpu_id: the CPU target ID to migrate IRQs to
666 *
667 * Migrate all peripheral interrupts with a target matching the current CPU
668 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
669 * is also updated. Targets to other CPU interfaces are unchanged.
670 * This must be called with IRQs locally disabled.
671 */
672void gic_migrate_target(unsigned int new_cpu_id)
673{
Nicolas Pitre176c78d2012-04-12 01:40:31 -0400674 unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
Nicolas Pitred844e2c2012-04-12 01:40:31 -0400675 void __iomem *dist_base;
676 int i, ror_val, cpu = smp_processor_id();
Nicolas Pitre176c78d2012-04-12 01:40:31 -0400677 u32 val, cur_target_mask, active_mask;
Nicolas Pitred844e2c2012-04-12 01:40:31 -0400678
679 if (gic_nr >= MAX_GIC_NR)
680 BUG();
681
682 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
683 if (!dist_base)
684 return;
685 gic_irqs = gic_data[gic_nr].gic_irqs;
686
Nicolas Pitre176c78d2012-04-12 01:40:31 -0400687 cur_cpu_id = __ffs(gic_cpu_map[cpu]);
688 cur_target_mask = 0x01010101 << cur_cpu_id;
689 ror_val = (cur_cpu_id - new_cpu_id) & 31;
Nicolas Pitred844e2c2012-04-12 01:40:31 -0400690
691 raw_spin_lock(&irq_controller_lock);
692
Nicolas Pitre176c78d2012-04-12 01:40:31 -0400693 /* Update the target interface for this logical CPU */
Nicolas Pitred844e2c2012-04-12 01:40:31 -0400694 gic_cpu_map[cpu] = 1 << new_cpu_id;
695
Nicolas Pitre176c78d2012-04-12 01:40:31 -0400696 /*
697 * Find all the peripheral interrupts targetting the current
698 * CPU interface and migrate them to the new CPU interface.
699 * We skip DIST_TARGET 0 to 7 as they are read-only.
700 */
Nicolas Pitred844e2c2012-04-12 01:40:31 -0400701 for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
702 val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
Nicolas Pitre176c78d2012-04-12 01:40:31 -0400703 active_mask = val & cur_target_mask;
Nicolas Pitred844e2c2012-04-12 01:40:31 -0400704 if (active_mask) {
705 val &= ~active_mask;
706 val |= ror32(active_mask, ror_val);
Nicolas Pitre176c78d2012-04-12 01:40:31 -0400707 writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
Nicolas Pitred844e2c2012-04-12 01:40:31 -0400708 }
709 }
710
711 raw_spin_unlock(&irq_controller_lock);
712
713 /*
714 * Now let's migrate and clear any potential SGIs that might be
Nicolas Pitre176c78d2012-04-12 01:40:31 -0400715 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
Nicolas Pitred844e2c2012-04-12 01:40:31 -0400716 * is a banked register, we can only forward the SGI using
717 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
718 * doesn't use that information anyway.
719 *
720 * For the same reason we do not adjust SGI source information
721 * for previously sent SGIs by us to other CPUs either.
722 */
723 for (i = 0; i < 16; i += 4) {
724 int j;
725 val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
726 if (!val)
727 continue;
728 writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
729 for (j = i; j < i + 4; j++) {
730 if (val & 0xff)
731 writel_relaxed((1 << (new_cpu_id + 16)) | j,
732 dist_base + GIC_DIST_SOFTINT);
733 val >>= 8;
734 }
735 }
Russell Kingf27ecac2005-08-18 21:31:00 +0100736}
Nicolas Pitredf321c42012-11-28 18:17:25 -0500737
738/*
739 * gic_get_sgir_physaddr - get the physical address for the SGI register
740 *
741 * REturn the physical address of the SGI register to be used
742 * by some early assembly code when the kernel is not yet available.
743 */
744static unsigned long gic_dist_physaddr;
745
746unsigned long gic_get_sgir_physaddr(void)
747{
748 if (!gic_dist_physaddr)
749 return 0;
750 return gic_dist_physaddr + GIC_DIST_SOFTINT;
751}
752
753void __init gic_init_physaddr(struct device_node *node)
754{
755 struct resource res;
756 if (of_address_to_resource(node, 0, &res) == 0) {
757 gic_dist_physaddr = res.start;
758 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
759 }
760}
761
762#else
Nicolas Pitref4bf1bf2012-11-28 18:17:25 -0500763#define gic_init_physaddr(node) do { } while (0)
Russell Kingf27ecac2005-08-18 21:31:00 +0100764#endif
765
Grant Likely75294952012-02-14 14:06:57 -0700766static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
767 irq_hw_number_t hw)
768{
769 if (hw < 32) {
770 irq_set_percpu_devid(irq);
771 irq_set_chip_and_handler(irq, &gic_chip,
772 handle_percpu_devid_irq);
773 set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
774 } else {
775 irq_set_chip_and_handler(irq, &gic_chip,
776 handle_fasteoi_irq);
777 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
Sricharan Rbd09b642013-12-03 15:57:22 +0530778
779 gic_routable_irq_domain_ops->map(d, irq, hw);
Grant Likely75294952012-02-14 14:06:57 -0700780 }
781 irq_set_chip_data(irq, d->host_data);
782 return 0;
783}
784
Sricharan Rbd09b642013-12-03 15:57:22 +0530785static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
786{
787 gic_routable_irq_domain_ops->unmap(d, irq);
788}
789
Grant Likely7bb69ba2012-02-14 14:06:48 -0700790static int gic_irq_domain_xlate(struct irq_domain *d,
791 struct device_node *controller,
792 const u32 *intspec, unsigned int intsize,
793 unsigned long *out_hwirq, unsigned int *out_type)
Rob Herringb3f7ed02011-09-28 21:27:52 -0500794{
Sricharan Rbd09b642013-12-03 15:57:22 +0530795 unsigned long ret = 0;
796
Rob Herringb3f7ed02011-09-28 21:27:52 -0500797 if (d->of_node != controller)
798 return -EINVAL;
799 if (intsize < 3)
800 return -EINVAL;
801
802 /* Get the interrupt number and add 16 to skip over SGIs */
803 *out_hwirq = intspec[1] + 16;
804
805 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
Sricharan Rbd09b642013-12-03 15:57:22 +0530806 if (!intspec[0]) {
807 ret = gic_routable_irq_domain_ops->xlate(d, controller,
808 intspec,
809 intsize,
810 out_hwirq,
811 out_type);
812
813 if (IS_ERR_VALUE(ret))
814 return ret;
815 }
Rob Herringb3f7ed02011-09-28 21:27:52 -0500816
817 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
Sricharan Rbd09b642013-12-03 15:57:22 +0530818
819 return ret;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500820}
Rob Herringb3f7ed02011-09-28 21:27:52 -0500821
Catalin Marinasc0114702013-01-14 18:05:37 +0000822#ifdef CONFIG_SMP
823static int __cpuinit gic_secondary_init(struct notifier_block *nfb,
824 unsigned long action, void *hcpu)
825{
Shawn Guo8b6fd652013-06-12 19:30:27 +0800826 if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
Catalin Marinasc0114702013-01-14 18:05:37 +0000827 gic_cpu_init(&gic_data[0]);
828 return NOTIFY_OK;
829}
830
831/*
832 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
833 * priority because the GIC needs to be up before the ARM generic timers.
834 */
835static struct notifier_block __cpuinitdata gic_cpu_notifier = {
836 .notifier_call = gic_secondary_init,
837 .priority = 100,
838};
839#endif
840
Stephen Boyd7c284952014-03-04 17:02:01 -0800841static const struct irq_domain_ops gic_irq_domain_ops = {
Grant Likely75294952012-02-14 14:06:57 -0700842 .map = gic_irq_domain_map,
Sricharan Rbd09b642013-12-03 15:57:22 +0530843 .unmap = gic_irq_domain_unmap,
Grant Likely7bb69ba2012-02-14 14:06:48 -0700844 .xlate = gic_irq_domain_xlate,
Rob Herring4294f8b2011-09-28 21:25:31 -0500845};
846
Sricharan Rbd09b642013-12-03 15:57:22 +0530847/* Default functions for routable irq domain */
848static int gic_routable_irq_domain_map(struct irq_domain *d, unsigned int irq,
849 irq_hw_number_t hw)
850{
851 return 0;
852}
853
854static void gic_routable_irq_domain_unmap(struct irq_domain *d,
855 unsigned int irq)
856{
857}
858
859static int gic_routable_irq_domain_xlate(struct irq_domain *d,
860 struct device_node *controller,
861 const u32 *intspec, unsigned int intsize,
862 unsigned long *out_hwirq,
863 unsigned int *out_type)
864{
865 *out_hwirq += 16;
866 return 0;
867}
868
869const struct irq_domain_ops gic_default_routable_irq_domain_ops = {
870 .map = gic_routable_irq_domain_map,
871 .unmap = gic_routable_irq_domain_unmap,
872 .xlate = gic_routable_irq_domain_xlate,
873};
874
875const struct irq_domain_ops *gic_routable_irq_domain_ops =
876 &gic_default_routable_irq_domain_ops;
877
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000878void __init gic_init_bases(unsigned int gic_nr, int irq_start,
879 void __iomem *dist_base, void __iomem *cpu_base,
Grant Likely75294952012-02-14 14:06:57 -0700880 u32 percpu_offset, struct device_node *node)
Russell Kingb580b892010-12-04 15:55:14 +0000881{
Grant Likely75294952012-02-14 14:06:57 -0700882 irq_hw_number_t hwirq_base;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000883 struct gic_chip_data *gic;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400884 int gic_irqs, irq_base, i;
Sricharan Rbd09b642013-12-03 15:57:22 +0530885 int nr_routable_irqs;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000886
887 BUG_ON(gic_nr >= MAX_GIC_NR);
888
889 gic = &gic_data[gic_nr];
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000890#ifdef CONFIG_GIC_NON_BANKED
891 if (percpu_offset) { /* Frankein-GIC without banked registers... */
892 unsigned int cpu;
893
894 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
895 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
896 if (WARN_ON(!gic->dist_base.percpu_base ||
897 !gic->cpu_base.percpu_base)) {
898 free_percpu(gic->dist_base.percpu_base);
899 free_percpu(gic->cpu_base.percpu_base);
900 return;
901 }
902
903 for_each_possible_cpu(cpu) {
Tomasz Figa4003b692014-07-17 17:23:44 +0200904 u32 mpidr = cpu_logical_map(cpu);
905 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
906 unsigned long offset = percpu_offset * core_id;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000907 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
908 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
909 }
910
911 gic_set_base_accessor(gic, gic_get_percpu_base);
912 } else
913#endif
914 { /* Normal, sane GIC... */
915 WARN(percpu_offset,
916 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
917 percpu_offset);
918 gic->dist_base.common_base = dist_base;
919 gic->cpu_base.common_base = cpu_base;
920 gic_set_base_accessor(gic, gic_get_common_base);
921 }
Russell Kingbef8f9e2010-12-04 16:50:58 +0000922
Rob Herring4294f8b2011-09-28 21:25:31 -0500923 /*
Nicolas Pitre384a2902012-04-11 18:55:48 -0400924 * Initialize the CPU interface map to all CPUs.
925 * It will be refined as each CPU probes its ID.
926 */
927 for (i = 0; i < NR_GIC_CPU_IF; i++)
928 gic_cpu_map[i] = 0xff;
929
930 /*
Rob Herring4294f8b2011-09-28 21:25:31 -0500931 * For primary GICs, skip over SGIs.
932 * For secondary GICs, skip over PPIs, too.
933 */
Will Deacone0b823e2012-02-03 14:52:14 +0100934 if (gic_nr == 0 && (irq_start & 31) > 0) {
Linus Torvalds12679a22012-03-29 16:53:48 -0700935 hwirq_base = 16;
Will Deacone0b823e2012-02-03 14:52:14 +0100936 if (irq_start != -1)
937 irq_start = (irq_start & ~31) + 16;
938 } else {
Linus Torvalds12679a22012-03-29 16:53:48 -0700939 hwirq_base = 32;
Will Deaconfe41db72011-11-25 19:23:36 +0100940 }
Rob Herring4294f8b2011-09-28 21:25:31 -0500941
942 /*
943 * Find out how many interrupts are supported.
944 * The GIC only supports up to 1020 interrupt sources.
945 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000946 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herring4294f8b2011-09-28 21:25:31 -0500947 gic_irqs = (gic_irqs + 1) * 32;
948 if (gic_irqs > 1020)
949 gic_irqs = 1020;
950 gic->gic_irqs = gic_irqs;
951
Grant Likely75294952012-02-14 14:06:57 -0700952 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
Sricharan Rbd09b642013-12-03 15:57:22 +0530953
954 if (of_property_read_u32(node, "arm,routable-irqs",
955 &nr_routable_irqs)) {
956 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs,
957 numa_node_id());
958 if (IS_ERR_VALUE(irq_base)) {
959 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
960 irq_start);
961 irq_base = irq_start;
962 }
963
964 gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
965 hwirq_base, &gic_irq_domain_ops, gic);
966 } else {
967 gic->domain = irq_domain_add_linear(node, nr_routable_irqs,
968 &gic_irq_domain_ops,
969 gic);
Rob Herringf37a53c2011-10-21 17:14:27 -0500970 }
Sricharan Rbd09b642013-12-03 15:57:22 +0530971
Grant Likely75294952012-02-14 14:06:57 -0700972 if (WARN_ON(!gic->domain))
973 return;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000974
Mark Rutland893fe6d2013-11-28 14:21:40 +0000975 if (gic_nr == 0) {
Rob Herringb1cffeb2012-11-26 15:05:48 -0600976#ifdef CONFIG_SMP
Mark Rutland893fe6d2013-11-28 14:21:40 +0000977 set_smp_cross_call(gic_raise_softirq);
978 register_cpu_notifier(&gic_cpu_notifier);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600979#endif
Mark Rutland893fe6d2013-11-28 14:21:40 +0000980 set_handle_irq(gic_handle_irq);
981 }
Rob Herringcfed7d62012-11-03 12:59:51 -0500982
Colin Cross9c128452011-06-13 00:45:59 +0000983 gic_chip.flags |= gic_arch_extn.flags;
Rob Herring4294f8b2011-09-28 21:25:31 -0500984 gic_dist_init(gic);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000985 gic_cpu_init(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800986 gic_pm_init(gic);
Russell Kingb580b892010-12-04 15:55:14 +0000987}
988
Rob Herringb3f7ed02011-09-28 21:27:52 -0500989#ifdef CONFIG_OF
Sachin Kamat46f101d2013-03-13 15:05:15 +0530990static int gic_cnt __initdata;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500991
Stephen Boyd7c284952014-03-04 17:02:01 -0800992static int __init
993gic_of_init(struct device_node *node, struct device_node *parent)
Rob Herringb3f7ed02011-09-28 21:27:52 -0500994{
995 void __iomem *cpu_base;
996 void __iomem *dist_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000997 u32 percpu_offset;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500998 int irq;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500999
1000 if (WARN_ON(!node))
1001 return -ENODEV;
1002
1003 dist_base = of_iomap(node, 0);
1004 WARN(!dist_base, "unable to map gic dist registers\n");
1005
1006 cpu_base = of_iomap(node, 1);
1007 WARN(!cpu_base, "unable to map gic cpu registers\n");
1008
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001009 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
1010 percpu_offset = 0;
1011
Grant Likely75294952012-02-14 14:06:57 -07001012 gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
Nicolas Pitredf321c42012-11-28 18:17:25 -05001013 if (!gic_cnt)
1014 gic_init_physaddr(node);
Rob Herringb3f7ed02011-09-28 21:27:52 -05001015
1016 if (parent) {
1017 irq = irq_of_parse_and_map(node, 0);
1018 gic_cascade_irq(gic_cnt, irq);
1019 }
1020 gic_cnt++;
1021 return 0;
1022}
Suravee Suthikulpanit9d918ba2014-07-15 00:03:03 +02001023IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001024IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
1025IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
Matthias Bruggerdb9e4bf2014-07-03 13:58:52 +02001026IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001027IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
1028IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
1029
Rob Herringb3f7ed02011-09-28 21:27:52 -05001030#endif