blob: 50c9943ca60dd1862ffb5e533c1093bf2333fb09 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinas1b6ba462011-11-22 17:30:29 +000022#ifdef CONFIG_ARM_LPAE
23#include "proc-v7-3level.S"
24#else
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +000025#include "proc-v7-2level.S"
Catalin Marinas1b6ba462011-11-22 17:30:29 +000026#endif
Jon Callan73b63ef2008-11-06 13:23:09 +000027
Catalin Marinasbbe88882007-05-08 22:27:46 +010028ENTRY(cpu_v7_proc_init)
29 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010030ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010031
32ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010033 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
34 bic r0, r0, #0x1000 @ ...i............
35 bic r0, r0, #0x0006 @ .............ca.
36 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010037 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010038ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010039
40/*
41 * cpu_v7_reset(loc)
42 *
43 * Perform a soft reset of the system. Put the CPU into the
44 * same state as it would be if it had been reset, and branch
45 * to what would be the reset vector.
46 *
47 * - loc - location to jump to for soft reset
Will Deaconf4daf062011-06-06 12:27:34 +010048 *
49 * This code must be executed using a flat identity mapping with
50 * caches disabled.
Catalin Marinasbbe88882007-05-08 22:27:46 +010051 */
52 .align 5
Will Deacon1a4baaf2011-11-15 13:25:04 +000053 .pushsection .idmap.text, "ax"
Catalin Marinasbbe88882007-05-08 22:27:46 +010054ENTRY(cpu_v7_reset)
Will Deaconf4daf062011-06-06 12:27:34 +010055 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
56 bic r1, r1, #0x1 @ ...............m
Will Deacon0f81bb62011-08-26 16:34:51 +010057 THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
Will Deaconf4daf062011-06-06 12:27:34 +010058 mcr p15, 0, r1, c1, c0, 0 @ disable MMU
59 isb
Dave Martin153cd8e2012-10-16 11:54:00 +010060 bx r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010061ENDPROC(cpu_v7_reset)
Will Deacon1a4baaf2011-11-15 13:25:04 +000062 .popsection
Catalin Marinasbbe88882007-05-08 22:27:46 +010063
64/*
65 * cpu_v7_do_idle()
66 *
67 * Idle the processor (eg, wait for interrupt).
68 *
69 * IRQs are already disabled.
70 */
71ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000072 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010073 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010074 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010075ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010076
77ENTRY(cpu_v7_dcache_clean_area)
Will Deacon34063112013-07-15 14:26:19 +010078 ALT_SMP(W(nop)) @ MP extensions imply L1 PTW
79 ALT_UP_B(1f)
80 mov pc, lr
811: dcache_line_size r2, r3
822: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
Catalin Marinasbbe88882007-05-08 22:27:46 +010083 add r0, r0, r2
84 subs r1, r1, r2
Will Deacon34063112013-07-15 14:26:19 +010085 bhi 2b
Catalin Marinasbbe88882007-05-08 22:27:46 +010086 dsb
Catalin Marinasbbe88882007-05-08 22:27:46 +010087 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010088ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010089
Dave Martin78a8f3c2011-06-23 17:26:19 +010090 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +010091 .align
92
Russell Kingf6b0fa02011-02-06 15:48:39 +000093/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
94.globl cpu_v7_suspend_size
Catalin Marinas1b6ba462011-11-22 17:30:29 +000095.equ cpu_v7_suspend_size, 4 * 8
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +020096#ifdef CONFIG_ARM_CPU_SUSPEND
Russell Kingf6b0fa02011-02-06 15:48:39 +000097ENTRY(cpu_v7_do_suspend)
Russell Kingde8e71c2011-08-27 22:39:09 +010098 stmfd sp!, {r4 - r10, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +000099 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100100 mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
101 stmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000102 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100103 mrc p15, 0, r7, c2, c0, 1 @ TTB 1
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000104 mrc p15, 0, r11, c2, c0, 2 @ TTB control register
Russell Kingde8e71c2011-08-27 22:39:09 +0100105 mrc p15, 0, r8, c1, c0, 0 @ Control register
106 mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
107 mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000108 stmia r0, {r6 - r11}
Russell Kingde8e71c2011-08-27 22:39:09 +0100109 ldmfd sp!, {r4 - r10, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000110ENDPROC(cpu_v7_do_suspend)
111
112ENTRY(cpu_v7_do_resume)
113 mov ip, #0
114 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
115 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King1aede682011-08-28 10:30:34 +0100116 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
117 ldmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000118 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100119 mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000120 ldmia r0, {r6 - r11}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000121 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000122#ifndef CONFIG_ARM_LPAE
Russell Kingde8e71c2011-08-27 22:39:09 +0100123 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
124 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000125#endif
Russell Kingde8e71c2011-08-27 22:39:09 +0100126 mcr p15, 0, r1, c2, c0, 0 @ TTB 0
127 mcr p15, 0, r7, c2, c0, 1 @ TTB 1
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000128 mcr p15, 0, r11, c2, c0, 2 @ TTB control register
Russell King25904152011-08-26 22:44:59 +0100129 mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
Russell Kingde8e71c2011-08-27 22:39:09 +0100130 teq r4, r9 @ Is it already set?
131 mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
132 mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000133 ldr r4, =PRRR @ PRRR
134 ldr r5, =NMRR @ NMRR
135 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
136 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
137 isb
Russell Kingf35235a2011-08-27 00:37:38 +0100138 dsb
Russell Kingde8e71c2011-08-27 22:39:09 +0100139 mov r0, r8 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000140 b cpu_resume_mmu
141ENDPROC(cpu_v7_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000142#endif
143
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100144#ifdef CONFIG_CPU_PJ4B
145 globl_equ cpu_pj4b_switch_mm, cpu_v7_switch_mm
146 globl_equ cpu_pj4b_set_pte_ext, cpu_v7_set_pte_ext
147 globl_equ cpu_pj4b_proc_init, cpu_v7_proc_init
148 globl_equ cpu_pj4b_proc_fin, cpu_v7_proc_fin
149 globl_equ cpu_pj4b_reset, cpu_v7_reset
150#ifdef CONFIG_PJ4B_ERRATA_4742
151ENTRY(cpu_pj4b_do_idle)
152 dsb @ WFI may enter a low-power mode
153 wfi
154 dsb @barrier
155 mov pc, lr
156ENDPROC(cpu_pj4b_do_idle)
157#else
158 globl_equ cpu_pj4b_do_idle, cpu_v7_do_idle
159#endif
160 globl_equ cpu_pj4b_dcache_clean_area, cpu_v7_dcache_clean_area
161 globl_equ cpu_pj4b_do_suspend, cpu_v7_do_suspend
162 globl_equ cpu_pj4b_do_resume, cpu_v7_do_resume
163 globl_equ cpu_pj4b_suspend_size, cpu_v7_suspend_size
164
165#endif
166
Russell King5085f3f2010-10-01 15:37:05 +0100167 __CPUINIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100168
169/*
170 * __v7_setup
171 *
172 * Initialise TLB, Caches, and MMU state ready to switch the MMU
173 * on. Return in r0 the new CP15 C1 control register setting.
174 *
Catalin Marinasbbe88882007-05-08 22:27:46 +0100175 * This should be able to cover all ARMv7 cores.
176 *
177 * It is assumed that:
178 * - cache type register is implemented
179 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100180__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100181__v7_ca9mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000182 mov r10, #(1 << 0) @ TLB ops broadcasting
183 b 1f
Pawel Mollb4244732011-12-09 20:00:39 +0100184__v7_ca7mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000185__v7_ca15mp_setup:
186 mov r10, #0
1871:
Jon Callan73b63ef2008-11-06 13:23:09 +0000188#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100189 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
190 ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
Tony Thompson1b3a02eb2009-11-04 12:16:38 +0000191 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
Will Deacon7665d9d2011-01-12 17:10:45 +0000192 orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
193 orreq r0, r0, r10 @ Enable CPU-specific SMP bits
194 mcreq p15, 0, r0, c1, c0, 1
Jon Callan73b63ef2008-11-06 13:23:09 +0000195#endif
Haojian Zhuangd106de32013-01-05 13:57:38 +0100196 b __v7_setup
Gregory CLEMENTde490192012-10-03 11:58:07 +0200197
198__v7_pj4b_setup:
199#ifdef CONFIG_CPU_PJ4B
200
201/* Auxiliary Debug Modes Control 1 Register */
202#define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
203#define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
Gregory CLEMENTde490192012-10-03 11:58:07 +0200204#define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
205
206/* Auxiliary Debug Modes Control 2 Register */
207#define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
208#define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
209#define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
210#define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
211#define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
212#define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
213 PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
214
215/* Auxiliary Functional Modes Control Register 0 */
216#define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
217#define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
218#define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
219
220/* Auxiliary Debug Modes Control 0 Register */
221#define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
222
223 /* Auxiliary Debug Modes Control 1 Register */
224 mrc p15, 1, r0, c15, c1, 1
225 orr r0, r0, #PJ4B_CLEAN_LINE
Gregory CLEMENTde490192012-10-03 11:58:07 +0200226 orr r0, r0, #PJ4B_INTER_PARITY
227 bic r0, r0, #PJ4B_STATIC_BP
228 mcr p15, 1, r0, c15, c1, 1
229
230 /* Auxiliary Debug Modes Control 2 Register */
231 mrc p15, 1, r0, c15, c1, 2
232 bic r0, r0, #PJ4B_FAST_LDR
233 orr r0, r0, #PJ4B_AUX_DBG_CTRL2
234 mcr p15, 1, r0, c15, c1, 2
235
236 /* Auxiliary Functional Modes Control Register 0 */
237 mrc p15, 1, r0, c15, c2, 0
238#ifdef CONFIG_SMP
239 orr r0, r0, #PJ4B_SMP_CFB
240#endif
241 orr r0, r0, #PJ4B_L1_PAR_CHK
242 orr r0, r0, #PJ4B_BROADCAST_CACHE
243 mcr p15, 1, r0, c15, c2, 0
244
245 /* Auxiliary Debug Modes Control 0 Register */
246 mrc p15, 1, r0, c15, c1, 0
247 orr r0, r0, #PJ4B_WFI_WFE
248 mcr p15, 1, r0, c15, c1, 0
249
250#endif /* CONFIG_CPU_PJ4B */
251
Daniel Walker14eff182010-09-17 16:42:10 +0100252__v7_setup:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100253 adr r12, __v7_setup_stack @ the local stack
254 stmia r12, {r0-r5, r7, r9, r11, lr}
Santosh Shilimkar6323fa22012-09-10 15:07:26 +0530255 bl v7_flush_dcache_louis
Catalin Marinasbbe88882007-05-08 22:27:46 +0100256 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100257
258 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
259 and r10, r0, #0xff000000 @ ARM?
260 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100261 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100262 and r5, r0, #0x00f00000 @ variant
263 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100264 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
265 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100266
Will Deacon64918482010-09-14 09:50:03 +0100267 /* Cortex-A8 Errata */
268 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
269 teq r0, r10
270 bne 2f
Rob Herring62e4d352012-12-21 22:42:40 +0100271#if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
272
Russell King1946d6e2009-06-01 12:50:33 +0100273 teq r5, #0x00100000 @ only present in r1p*
274 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
275 orreq r10, r10, #(1 << 6) @ set IBE to 1
276 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100277#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100278#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100279 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100280 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
281 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
282 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
283 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100284#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100285#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100286 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100287 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
288 tsteq r10, #1 << 22
289 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
290 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100291#endif
Will Deacon9f050272010-09-14 09:51:43 +0100292 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100293
Will Deacon9f050272010-09-14 09:51:43 +0100294 /* Cortex-A9 Errata */
2952: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
296 teq r0, r10
297 bne 3f
298#ifdef CONFIG_ARM_ERRATA_742230
299 cmp r6, #0x22 @ only present up to r2p2
300 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
301 orrle r10, r10, #1 << 4 @ set bit #4
302 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
303#endif
Will Deacona672e992010-09-14 09:53:02 +0100304#ifdef CONFIG_ARM_ERRATA_742231
305 teq r6, #0x20 @ present in r2p0
306 teqne r6, #0x21 @ present in r2p1
307 teqne r6, #0x22 @ present in r2p2
308 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
309 orreq r10, r10, #1 << 12 @ set bit #12
310 orreq r10, r10, #1 << 22 @ set bit #22
311 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
312#endif
Will Deacon475d92f2010-09-28 14:02:02 +0100313#ifdef CONFIG_ARM_ERRATA_743622
Will Deaconefbc74a2012-02-24 12:12:38 +0100314 teq r5, #0x00200000 @ only present in r2p*
Will Deacon475d92f2010-09-28 14:02:02 +0100315 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
316 orreq r10, r10, #1 << 6 @ set bit #6
317 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
318#endif
Dave Martinba90c512011-12-08 13:41:06 +0100319#if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
320 ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
321 ALT_UP_B(1f)
Will Deacon9a27c272011-02-18 16:36:35 +0100322 mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
323 orrlt r10, r10, #1 << 11 @ set bit #11
324 mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
Dave Martinba90c512011-12-08 13:41:06 +01003251:
Will Deacon9a27c272011-02-18 16:36:35 +0100326#endif
Will Deacon9f050272010-09-14 09:51:43 +0100327
3283: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100329 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100330#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100331 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000332 v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
Russell Kingf6b0fa02011-02-06 15:48:39 +0000333 ldr r5, =PRRR @ PRRR
334 ldr r6, =NMRR @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100335 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
336 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100337#endif
Will Deacon1266f2d2014-02-07 19:12:20 +0100338 dsb @ Complete invalidations
Jonathan Austin078c0452012-04-12 17:45:25 +0100339#ifndef CONFIG_ARM_THUMBEE
340 mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
341 and r0, r0, #(0xf << 12) @ ThumbEE enabled field
342 teq r0, #(1 << 12) @ check if ThumbEE is present
343 bne 1f
344 mov r5, #0
345 mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0
346 mrc p14, 6, r0, c0, c0, 0 @ load TEECR
347 orr r0, r0, #1 @ set the 1st bit in order to
348 mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
3491:
350#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100351 adr r5, v7_crval
352 ldmia r5, {r5, r6}
Ben Dooks87d7e2f2013-02-12 18:59:57 +0000353 ARM_BE8(orr r6, r6, #1 << 25) @ big-endian page tables
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100354#ifdef CONFIG_SWP_EMULATE
355 orr r5, r5, #(1 << 10) @ set SW bit in "clear"
356 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
357#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100358 mrc p15, 0, r0, c1, c0, 0 @ read control register
359 bic r0, r0, r5 @ clear bits them
360 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100361 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100362 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100363ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100364
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000365 .align 2
Catalin Marinasbbe88882007-05-08 22:27:46 +0100366__v7_setup_stack:
367 .space 4 * 11 @ 11 registers
368
Russell King5085f3f2010-10-01 15:37:05 +0100369 __INITDATA
370
Dave Martin78a8f3c2011-06-23 17:26:19 +0100371 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
372 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100373#ifdef CONFIG_CPU_PJ4B
374 define_processor_functions pj4b, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
375#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100376
Russell King5085f3f2010-10-01 15:37:05 +0100377 .section ".rodata"
378
Dave Martin78a8f3c2011-06-23 17:26:19 +0100379 string cpu_arch_name, "armv7"
380 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100381 .align
382
383 .section ".proc.info.init", #alloc, #execinstr
384
Pawel Molldc939cd2011-05-20 14:39:28 +0100385 /*
386 * Standard v7 proc info content
387 */
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100388.macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0, proc_fns = v7_processor_functions
Pawel Molldc939cd2011-05-20 14:39:28 +0100389 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000390 PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
Pawel Molldc939cd2011-05-20 14:39:28 +0100391 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000392 PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
393 .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
394 PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
Pawel Molldc939cd2011-05-20 14:39:28 +0100395 W(b) \initfunc
Daniel Walker14eff182010-09-17 16:42:10 +0100396 .long cpu_arch_name
397 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100398 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
399 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100400 .long cpu_v7_name
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100401 .long \proc_fns
Daniel Walker14eff182010-09-17 16:42:10 +0100402 .long v7wbi_tlb_fns
403 .long v6_user_fns
404 .long v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100405.endm
406
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000407#ifndef CONFIG_ARM_LPAE
Pawel Molldc939cd2011-05-20 14:39:28 +0100408 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100409 * ARM Ltd. Cortex A5 processor.
410 */
411 .type __v7_ca5mp_proc_info, #object
412__v7_ca5mp_proc_info:
413 .long 0x410fc050
414 .long 0xff0ffff0
415 __v7_proc __v7_ca5mp_setup
416 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
417
418 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100419 * ARM Ltd. Cortex A9 processor.
420 */
421 .type __v7_ca9mp_proc_info, #object
422__v7_ca9mp_proc_info:
423 .long 0x410fc090
424 .long 0xff0ffff0
425 __v7_proc __v7_ca9mp_setup
Daniel Walker14eff182010-09-17 16:42:10 +0100426 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
Gregory CLEMENTde490192012-10-03 11:58:07 +0200427
Gregory CLEMENTb361d612013-04-09 13:37:20 +0100428#endif /* CONFIG_ARM_LPAE */
429
Gregory CLEMENTde490192012-10-03 11:58:07 +0200430 /*
431 * Marvell PJ4B processor.
432 */
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100433#ifdef CONFIG_CPU_PJ4B
Gregory CLEMENTde490192012-10-03 11:58:07 +0200434 .type __v7_pj4b_proc_info, #object
435__v7_pj4b_proc_info:
Gregory CLEMENT049be072013-06-10 18:05:51 +0100436 .long 0x560f5800
437 .long 0xff0fff00
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100438 __v7_proc __v7_pj4b_setup, proc_fns = pj4b_processor_functions
Gregory CLEMENTde490192012-10-03 11:58:07 +0200439 .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100440#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100441
Catalin Marinasbbe88882007-05-08 22:27:46 +0100442 /*
Will Deacon868dbf92012-01-20 12:01:14 +0100443 * ARM Ltd. Cortex A7 processor.
444 */
445 .type __v7_ca7mp_proc_info, #object
446__v7_ca7mp_proc_info:
447 .long 0x410fc070
448 .long 0xff0ffff0
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100449 __v7_proc __v7_ca7mp_setup
Will Deacon868dbf92012-01-20 12:01:14 +0100450 .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
451
452 /*
Will Deacon7665d9d2011-01-12 17:10:45 +0000453 * ARM Ltd. Cortex A15 processor.
454 */
455 .type __v7_ca15mp_proc_info, #object
456__v7_ca15mp_proc_info:
457 .long 0x410fc0f0
458 .long 0xff0ffff0
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100459 __v7_proc __v7_ca15mp_setup
Will Deacon7665d9d2011-01-12 17:10:45 +0000460 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
461
462 /*
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100463 * Qualcomm Inc. Krait processors.
464 */
465 .type __krait_proc_info, #object
466__krait_proc_info:
467 .long 0x510f0400 @ Required ID value
468 .long 0xff0ffc00 @ Mask for ID
469 /*
470 * Some Krait processors don't indicate support for SDIV and UDIV
471 * instructions in the ARM instruction set, even though they actually
472 * do support them.
473 */
474 __v7_proc __v7_setup, hwcaps = HWCAP_IDIV
475 .size __krait_proc_info, . - __krait_proc_info
476
477 /*
Catalin Marinasbbe88882007-05-08 22:27:46 +0100478 * Match any ARMv7 processor core.
479 */
480 .type __v7_proc_info, #object
481__v7_proc_info:
482 .long 0x000f0000 @ Required ID value
483 .long 0x000f0000 @ Mask for ID
Pawel Molldc939cd2011-05-20 14:39:28 +0100484 __v7_proc __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100485 .size __v7_proc_info, . - __v7_proc_info