blob: 553175856e81f1fd00c1277f1b8dea6e0d8999e9 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
43 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010044 bool map_and_fenceable,
45 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Chris Wilson17250b72010-10-28 12:51:39 +010057static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070058 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020059static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
60static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010061static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010062
Chris Wilson61050802012-04-17 15:31:31 +010063static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
64{
65 if (obj->tiling_mode)
66 i915_gem_release_mmap(obj);
67
68 /* As we do not have an associated fence register, we will force
69 * a tiling change if we ever need to acquire one.
70 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010071 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010072 obj->fence_reg = I915_FENCE_REG_NONE;
73}
74
Chris Wilson73aa8082010-09-30 11:46:12 +010075/* some bookkeeping */
76static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
77 size_t size)
78{
79 dev_priv->mm.object_count++;
80 dev_priv->mm.object_memory += size;
81}
82
83static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
84 size_t size)
85{
86 dev_priv->mm.object_count--;
87 dev_priv->mm.object_memory -= size;
88}
89
Chris Wilson21dd3732011-01-26 15:55:56 +000090static int
91i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092{
93 struct drm_i915_private *dev_priv = dev->dev_private;
94 struct completion *x = &dev_priv->error_completion;
95 unsigned long flags;
96 int ret;
97
98 if (!atomic_read(&dev_priv->mm.wedged))
99 return 0;
100
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200101 /*
102 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
103 * userspace. If it takes that long something really bad is going on and
104 * we should simply try to bail out and fail as gracefully as possible.
105 */
106 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113
Chris Wilson21dd3732011-01-26 15:55:56 +0000114 if (atomic_read(&dev_priv->mm.wedged)) {
115 /* GPU is hung, bump the completion count to account for
116 * the token we just consumed so that we never hit zero and
117 * end up waiting upon a subsequent completion event that
118 * will never happen.
119 */
120 spin_lock_irqsave(&x->wait.lock, flags);
121 x->done++;
122 spin_unlock_irqrestore(&x->wait.lock, flags);
123 }
124 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125}
126
Chris Wilson54cf91d2010-11-25 18:00:26 +0000127int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 int ret;
130
Chris Wilson21dd3732011-01-26 15:55:56 +0000131 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 if (ret)
133 return ret;
134
135 ret = mutex_lock_interruptible(&dev->struct_mutex);
136 if (ret)
137 return ret;
138
Chris Wilson23bc5982010-09-29 16:10:57 +0100139 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140 return 0;
141}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100142
Chris Wilson7d1c4802010-08-07 21:45:03 +0100143static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000144i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100145{
Chris Wilson6c085a72012-08-20 11:40:46 +0200146 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100147}
148
Eric Anholt673a3942008-07-30 12:06:12 -0700149int
150i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000151 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700152{
Eric Anholt673a3942008-07-30 12:06:12 -0700153 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000154
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200155 if (drm_core_check_feature(dev, DRIVER_MODESET))
156 return -ENODEV;
157
Chris Wilson20217462010-11-23 15:26:33 +0000158 if (args->gtt_start >= args->gtt_end ||
159 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
160 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700161
Daniel Vetterf534bc02012-03-26 22:37:04 +0200162 /* GEM with user mode setting was never supported on ilk and later. */
163 if (INTEL_INFO(dev)->gen >= 5)
164 return -ENODEV;
165
Eric Anholt673a3942008-07-30 12:06:12 -0700166 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200167 i915_gem_init_global_gtt(dev, args->gtt_start,
168 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700169 mutex_unlock(&dev->struct_mutex);
170
Chris Wilson20217462010-11-23 15:26:33 +0000171 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700172}
173
Eric Anholt5a125c32008-10-22 21:40:13 -0700174int
175i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000176 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700177{
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700179 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000180 struct drm_i915_gem_object *obj;
181 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700182
Chris Wilson6299f992010-11-24 12:23:44 +0000183 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100184 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200185 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100186 if (obj->pin_count)
187 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100188 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700189
Chris Wilson6299f992010-11-24 12:23:44 +0000190 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000192
Eric Anholt5a125c32008-10-22 21:40:13 -0700193 return 0;
194}
195
Dave Airlieff72145b2011-02-07 12:16:14 +1000196static int
197i915_gem_create(struct drm_file *file,
198 struct drm_device *dev,
199 uint64_t size,
200 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700201{
Chris Wilson05394f32010-11-08 19:18:58 +0000202 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300203 int ret;
204 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700205
Dave Airlieff72145b2011-02-07 12:16:14 +1000206 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200207 if (size == 0)
208 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700209
210 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000211 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700212 if (obj == NULL)
213 return -ENOMEM;
214
Chris Wilson05394f32010-11-08 19:18:58 +0000215 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100216 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000217 drm_gem_object_release(&obj->base);
218 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100219 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700220 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100221 }
222
Chris Wilson202f2fe2010-10-14 13:20:40 +0100223 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000224 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100225 trace_i915_gem_object_create(obj);
226
Dave Airlieff72145b2011-02-07 12:16:14 +1000227 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700228 return 0;
229}
230
Dave Airlieff72145b2011-02-07 12:16:14 +1000231int
232i915_gem_dumb_create(struct drm_file *file,
233 struct drm_device *dev,
234 struct drm_mode_create_dumb *args)
235{
236 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000237 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000238 args->size = args->pitch * args->height;
239 return i915_gem_create(file, dev,
240 args->size, &args->handle);
241}
242
243int i915_gem_dumb_destroy(struct drm_file *file,
244 struct drm_device *dev,
245 uint32_t handle)
246{
247 return drm_gem_handle_delete(file, handle);
248}
249
250/**
251 * Creates a new mm object and returns a handle to it.
252 */
253int
254i915_gem_create_ioctl(struct drm_device *dev, void *data,
255 struct drm_file *file)
256{
257 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200258
Dave Airlieff72145b2011-02-07 12:16:14 +1000259 return i915_gem_create(file, dev,
260 args->size, &args->handle);
261}
262
Chris Wilson05394f32010-11-08 19:18:58 +0000263static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700264{
Chris Wilson05394f32010-11-08 19:18:58 +0000265 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700266
267 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000268 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700269}
270
Daniel Vetter8c599672011-12-14 13:57:31 +0100271static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100272__copy_to_user_swizzled(char __user *cpu_vaddr,
273 const char *gpu_vaddr, int gpu_offset,
274 int length)
275{
276 int ret, cpu_offset = 0;
277
278 while (length > 0) {
279 int cacheline_end = ALIGN(gpu_offset + 1, 64);
280 int this_length = min(cacheline_end - gpu_offset, length);
281 int swizzled_gpu_offset = gpu_offset ^ 64;
282
283 ret = __copy_to_user(cpu_vaddr + cpu_offset,
284 gpu_vaddr + swizzled_gpu_offset,
285 this_length);
286 if (ret)
287 return ret + length;
288
289 cpu_offset += this_length;
290 gpu_offset += this_length;
291 length -= this_length;
292 }
293
294 return 0;
295}
296
297static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700298__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
299 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100300 int length)
301{
302 int ret, cpu_offset = 0;
303
304 while (length > 0) {
305 int cacheline_end = ALIGN(gpu_offset + 1, 64);
306 int this_length = min(cacheline_end - gpu_offset, length);
307 int swizzled_gpu_offset = gpu_offset ^ 64;
308
309 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
310 cpu_vaddr + cpu_offset,
311 this_length);
312 if (ret)
313 return ret + length;
314
315 cpu_offset += this_length;
316 gpu_offset += this_length;
317 length -= this_length;
318 }
319
320 return 0;
321}
322
Daniel Vetterd174bd62012-03-25 19:47:40 +0200323/* Per-page copy function for the shmem pread fastpath.
324 * Flushes invalid cachelines before reading the target if
325 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700326static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200327shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
328 char __user *user_data,
329 bool page_do_bit17_swizzling, bool needs_clflush)
330{
331 char *vaddr;
332 int ret;
333
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200334 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200335 return -EINVAL;
336
337 vaddr = kmap_atomic(page);
338 if (needs_clflush)
339 drm_clflush_virt_range(vaddr + shmem_page_offset,
340 page_length);
341 ret = __copy_to_user_inatomic(user_data,
342 vaddr + shmem_page_offset,
343 page_length);
344 kunmap_atomic(vaddr);
345
346 return ret;
347}
348
Daniel Vetter23c18c72012-03-25 19:47:42 +0200349static void
350shmem_clflush_swizzled_range(char *addr, unsigned long length,
351 bool swizzled)
352{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200353 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200354 unsigned long start = (unsigned long) addr;
355 unsigned long end = (unsigned long) addr + length;
356
357 /* For swizzling simply ensure that we always flush both
358 * channels. Lame, but simple and it works. Swizzled
359 * pwrite/pread is far from a hotpath - current userspace
360 * doesn't use it at all. */
361 start = round_down(start, 128);
362 end = round_up(end, 128);
363
364 drm_clflush_virt_range((void *)start, end - start);
365 } else {
366 drm_clflush_virt_range(addr, length);
367 }
368
369}
370
Daniel Vetterd174bd62012-03-25 19:47:40 +0200371/* Only difference to the fast-path function is that this can handle bit17
372 * and uses non-atomic copy and kmap functions. */
373static int
374shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
375 char __user *user_data,
376 bool page_do_bit17_swizzling, bool needs_clflush)
377{
378 char *vaddr;
379 int ret;
380
381 vaddr = kmap(page);
382 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200383 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
384 page_length,
385 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200386
387 if (page_do_bit17_swizzling)
388 ret = __copy_to_user_swizzled(user_data,
389 vaddr, shmem_page_offset,
390 page_length);
391 else
392 ret = __copy_to_user(user_data,
393 vaddr + shmem_page_offset,
394 page_length);
395 kunmap(page);
396
397 return ret;
398}
399
Eric Anholteb014592009-03-10 11:44:52 -0700400static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200401i915_gem_shmem_pread(struct drm_device *dev,
402 struct drm_i915_gem_object *obj,
403 struct drm_i915_gem_pread *args,
404 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700405{
Chris Wilson05394f32010-11-08 19:18:58 +0000406 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100407 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700408 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100410 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100411 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200412 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200413 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200414 int needs_clflush = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200415 int release_page;
Eric Anholteb014592009-03-10 11:44:52 -0700416
Daniel Vetter8461d222011-12-14 13:57:32 +0100417 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700418 remain = args->size;
419
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700421
Daniel Vetter84897312012-03-25 19:47:31 +0200422 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
423 /* If we're not in the cpu read domain, set ourself into the gtt
424 * read domain and manually flush cachelines (if required). This
425 * optimizes for the case when the gpu will dirty the data
426 * anyway again before the next pread happens. */
427 if (obj->cache_level == I915_CACHE_NONE)
428 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200429 if (obj->gtt_space) {
430 ret = i915_gem_object_set_to_gtt_domain(obj, false);
431 if (ret)
432 return ret;
433 }
Daniel Vetter84897312012-03-25 19:47:31 +0200434 }
Eric Anholteb014592009-03-10 11:44:52 -0700435
Eric Anholteb014592009-03-10 11:44:52 -0700436 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100437
Eric Anholteb014592009-03-10 11:44:52 -0700438 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100439 struct page *page;
440
Eric Anholteb014592009-03-10 11:44:52 -0700441 /* Operation in this page
442 *
Eric Anholteb014592009-03-10 11:44:52 -0700443 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700444 * page_length = bytes to copy for this page
445 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100446 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700447 page_length = remain;
448 if ((shmem_page_offset + page_length) > PAGE_SIZE)
449 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700450
Daniel Vetter692a5762012-03-25 19:47:34 +0200451 if (obj->pages) {
452 page = obj->pages[offset >> PAGE_SHIFT];
453 release_page = 0;
454 } else {
455 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
456 if (IS_ERR(page)) {
457 ret = PTR_ERR(page);
458 goto out;
459 }
460 release_page = 1;
Jesper Juhlb65552f2011-06-12 20:53:44 +0000461 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100462
Daniel Vetter8461d222011-12-14 13:57:32 +0100463 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
464 (page_to_phys(page) & (1 << 17)) != 0;
465
Daniel Vetterd174bd62012-03-25 19:47:40 +0200466 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
467 user_data, page_do_bit17_swizzling,
468 needs_clflush);
469 if (ret == 0)
470 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700471
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200472 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200473 page_cache_get(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200474 mutex_unlock(&dev->struct_mutex);
475
Daniel Vetter96d79b52012-03-25 19:47:36 +0200476 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200477 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200478 /* Userspace is tricking us, but we've already clobbered
479 * its pages with the prefault and promised to write the
480 * data up to the first fault. Hence ignore any errors
481 * and just continue. */
482 (void)ret;
483 prefaulted = 1;
484 }
485
Daniel Vetterd174bd62012-03-25 19:47:40 +0200486 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
487 user_data, page_do_bit17_swizzling,
488 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700489
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200490 mutex_lock(&dev->struct_mutex);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100491 page_cache_release(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200492next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100493 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200494 if (release_page)
495 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100496
Daniel Vetter8461d222011-12-14 13:57:32 +0100497 if (ret) {
498 ret = -EFAULT;
499 goto out;
500 }
501
Eric Anholteb014592009-03-10 11:44:52 -0700502 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100503 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700504 offset += page_length;
505 }
506
Chris Wilson4f27b752010-10-14 15:26:45 +0100507out:
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200508 if (hit_slowpath) {
509 /* Fixup: Kill any reinstated backing storage pages */
510 if (obj->madv == __I915_MADV_PURGED)
511 i915_gem_object_truncate(obj);
512 }
Eric Anholteb014592009-03-10 11:44:52 -0700513
514 return ret;
515}
516
Eric Anholt673a3942008-07-30 12:06:12 -0700517/**
518 * Reads data from the object referenced by handle.
519 *
520 * On error, the contents of *data are undefined.
521 */
522int
523i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000524 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700525{
526 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000527 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100528 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700529
Chris Wilson51311d02010-11-17 09:10:42 +0000530 if (args->size == 0)
531 return 0;
532
533 if (!access_ok(VERIFY_WRITE,
534 (char __user *)(uintptr_t)args->data_ptr,
535 args->size))
536 return -EFAULT;
537
Chris Wilson4f27b752010-10-14 15:26:45 +0100538 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100539 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100540 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700541
Chris Wilson05394f32010-11-08 19:18:58 +0000542 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000543 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100544 ret = -ENOENT;
545 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100546 }
Eric Anholt673a3942008-07-30 12:06:12 -0700547
Chris Wilson7dcd2492010-09-26 20:21:44 +0100548 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000549 if (args->offset > obj->base.size ||
550 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100551 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100552 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100553 }
554
Daniel Vetter1286ff72012-05-10 15:25:09 +0200555 /* prime objects have no backing filp to GEM pread/pwrite
556 * pages from.
557 */
558 if (!obj->base.filp) {
559 ret = -EINVAL;
560 goto out;
561 }
562
Chris Wilsondb53a302011-02-03 11:57:46 +0000563 trace_i915_gem_object_pread(obj, args->offset, args->size);
564
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200565 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700566
Chris Wilson35b62a82010-09-26 20:23:38 +0100567out:
Chris Wilson05394f32010-11-08 19:18:58 +0000568 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100569unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100570 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700571 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700572}
573
Keith Packard0839ccb2008-10-30 19:38:48 -0700574/* This is the fast write path which cannot handle
575 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700576 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700577
Keith Packard0839ccb2008-10-30 19:38:48 -0700578static inline int
579fast_user_write(struct io_mapping *mapping,
580 loff_t page_base, int page_offset,
581 char __user *user_data,
582 int length)
583{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700584 void __iomem *vaddr_atomic;
585 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700586 unsigned long unwritten;
587
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700588 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700589 /* We can use the cpu mem copy function because this is X86. */
590 vaddr = (void __force*)vaddr_atomic + page_offset;
591 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700592 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700593 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100594 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700595}
596
Eric Anholt3de09aa2009-03-09 09:42:23 -0700597/**
598 * This is the fast pwrite path, where we copy the data directly from the
599 * user into the GTT, uncached.
600 */
Eric Anholt673a3942008-07-30 12:06:12 -0700601static int
Chris Wilson05394f32010-11-08 19:18:58 +0000602i915_gem_gtt_pwrite_fast(struct drm_device *dev,
603 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700604 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000605 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700606{
Keith Packard0839ccb2008-10-30 19:38:48 -0700607 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700608 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700609 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700610 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200611 int page_offset, page_length, ret;
612
Chris Wilson86a1ee22012-08-11 15:41:04 +0100613 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200614 if (ret)
615 goto out;
616
617 ret = i915_gem_object_set_to_gtt_domain(obj, true);
618 if (ret)
619 goto out_unpin;
620
621 ret = i915_gem_object_put_fence(obj);
622 if (ret)
623 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
625 user_data = (char __user *) (uintptr_t) args->data_ptr;
626 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700627
Chris Wilson05394f32010-11-08 19:18:58 +0000628 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700629
630 while (remain > 0) {
631 /* Operation in this page
632 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700633 * page_base = page offset within aperture
634 * page_offset = offset within page
635 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700636 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100637 page_base = offset & PAGE_MASK;
638 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700639 page_length = remain;
640 if ((page_offset + remain) > PAGE_SIZE)
641 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700642
Keith Packard0839ccb2008-10-30 19:38:48 -0700643 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700644 * source page isn't available. Return the error and we'll
645 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700646 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100647 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200648 page_offset, user_data, page_length)) {
649 ret = -EFAULT;
650 goto out_unpin;
651 }
Eric Anholt673a3942008-07-30 12:06:12 -0700652
Keith Packard0839ccb2008-10-30 19:38:48 -0700653 remain -= page_length;
654 user_data += page_length;
655 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700656 }
Eric Anholt673a3942008-07-30 12:06:12 -0700657
Daniel Vetter935aaa62012-03-25 19:47:35 +0200658out_unpin:
659 i915_gem_object_unpin(obj);
660out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700661 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700662}
663
Daniel Vetterd174bd62012-03-25 19:47:40 +0200664/* Per-page copy function for the shmem pwrite fastpath.
665 * Flushes invalid cachelines before writing to the target if
666 * needs_clflush_before is set and flushes out any written cachelines after
667 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700668static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200669shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
670 char __user *user_data,
671 bool page_do_bit17_swizzling,
672 bool needs_clflush_before,
673 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700674{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700677
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200678 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200679 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700680
Daniel Vetterd174bd62012-03-25 19:47:40 +0200681 vaddr = kmap_atomic(page);
682 if (needs_clflush_before)
683 drm_clflush_virt_range(vaddr + shmem_page_offset,
684 page_length);
685 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
686 user_data,
687 page_length);
688 if (needs_clflush_after)
689 drm_clflush_virt_range(vaddr + shmem_page_offset,
690 page_length);
691 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700692
693 return ret;
694}
695
Daniel Vetterd174bd62012-03-25 19:47:40 +0200696/* Only difference to the fast-path function is that this can handle bit17
697 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700698static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200699shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
700 char __user *user_data,
701 bool page_do_bit17_swizzling,
702 bool needs_clflush_before,
703 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700704{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200705 char *vaddr;
706 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700707
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200709 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200710 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
711 page_length,
712 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200713 if (page_do_bit17_swizzling)
714 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100715 user_data,
716 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200717 else
718 ret = __copy_from_user(vaddr + shmem_page_offset,
719 user_data,
720 page_length);
721 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200722 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
723 page_length,
724 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200725 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100726
Daniel Vetterd174bd62012-03-25 19:47:40 +0200727 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700728}
729
Eric Anholt40123c12009-03-09 13:42:30 -0700730static int
Daniel Vettere244a442012-03-25 19:47:28 +0200731i915_gem_shmem_pwrite(struct drm_device *dev,
732 struct drm_i915_gem_object *obj,
733 struct drm_i915_gem_pwrite *args,
734 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700735{
Chris Wilson05394f32010-11-08 19:18:58 +0000736 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700737 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100738 loff_t offset;
739 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100740 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100741 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200742 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200743 int needs_clflush_after = 0;
744 int needs_clflush_before = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200745 int release_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700746
Daniel Vetter8c599672011-12-14 13:57:31 +0100747 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700748 remain = args->size;
749
Daniel Vetter8c599672011-12-14 13:57:31 +0100750 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700751
Daniel Vetter58642882012-03-25 19:47:37 +0200752 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
753 /* If we're not in the cpu write domain, set ourself into the gtt
754 * write domain and manually flush cachelines (if required). This
755 * optimizes for the case when the gpu will use the data
756 * right away and we therefore have to clflush anyway. */
757 if (obj->cache_level == I915_CACHE_NONE)
758 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200759 if (obj->gtt_space) {
760 ret = i915_gem_object_set_to_gtt_domain(obj, true);
761 if (ret)
762 return ret;
763 }
Daniel Vetter58642882012-03-25 19:47:37 +0200764 }
765 /* Same trick applies for invalidate partially written cachelines before
766 * writing. */
767 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
768 && obj->cache_level == I915_CACHE_NONE)
769 needs_clflush_before = 1;
770
Eric Anholt40123c12009-03-09 13:42:30 -0700771 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000772 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700773
774 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100775 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200776 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100777
Eric Anholt40123c12009-03-09 13:42:30 -0700778 /* Operation in this page
779 *
Eric Anholt40123c12009-03-09 13:42:30 -0700780 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700781 * page_length = bytes to copy for this page
782 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100783 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700784
785 page_length = remain;
786 if ((shmem_page_offset + page_length) > PAGE_SIZE)
787 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700788
Daniel Vetter58642882012-03-25 19:47:37 +0200789 /* If we don't overwrite a cacheline completely we need to be
790 * careful to have up-to-date data by first clflushing. Don't
791 * overcomplicate things and flush the entire patch. */
792 partial_cacheline_write = needs_clflush_before &&
793 ((shmem_page_offset | page_length)
794 & (boot_cpu_data.x86_clflush_size - 1));
795
Daniel Vetter692a5762012-03-25 19:47:34 +0200796 if (obj->pages) {
797 page = obj->pages[offset >> PAGE_SHIFT];
798 release_page = 0;
799 } else {
800 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
801 if (IS_ERR(page)) {
802 ret = PTR_ERR(page);
803 goto out;
804 }
805 release_page = 1;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100806 }
807
Daniel Vetter8c599672011-12-14 13:57:31 +0100808 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
809 (page_to_phys(page) & (1 << 17)) != 0;
810
Daniel Vetterd174bd62012-03-25 19:47:40 +0200811 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
812 user_data, page_do_bit17_swizzling,
813 partial_cacheline_write,
814 needs_clflush_after);
815 if (ret == 0)
816 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700817
Daniel Vettere244a442012-03-25 19:47:28 +0200818 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200819 page_cache_get(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200820 mutex_unlock(&dev->struct_mutex);
821
Daniel Vetterd174bd62012-03-25 19:47:40 +0200822 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
823 user_data, page_do_bit17_swizzling,
824 partial_cacheline_write,
825 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700826
Daniel Vettere244a442012-03-25 19:47:28 +0200827 mutex_lock(&dev->struct_mutex);
Daniel Vetter692a5762012-03-25 19:47:34 +0200828 page_cache_release(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200829next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100830 set_page_dirty(page);
831 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200832 if (release_page)
833 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100834
Daniel Vetter8c599672011-12-14 13:57:31 +0100835 if (ret) {
836 ret = -EFAULT;
837 goto out;
838 }
839
Eric Anholt40123c12009-03-09 13:42:30 -0700840 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100841 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700842 offset += page_length;
843 }
844
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100845out:
Daniel Vettere244a442012-03-25 19:47:28 +0200846 if (hit_slowpath) {
847 /* Fixup: Kill any reinstated backing storage pages */
848 if (obj->madv == __I915_MADV_PURGED)
849 i915_gem_object_truncate(obj);
850 /* and flush dirty cachelines in case the object isn't in the cpu write
851 * domain anymore. */
852 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
853 i915_gem_clflush_object(obj);
854 intel_gtt_chipset_flush();
855 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100856 }
Eric Anholt40123c12009-03-09 13:42:30 -0700857
Daniel Vetter58642882012-03-25 19:47:37 +0200858 if (needs_clflush_after)
859 intel_gtt_chipset_flush();
860
Eric Anholt40123c12009-03-09 13:42:30 -0700861 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700862}
863
864/**
865 * Writes data to the object referenced by handle.
866 *
867 * On error, the contents of the buffer that were to be modified are undefined.
868 */
869int
870i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100871 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700872{
873 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000874 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000875 int ret;
876
877 if (args->size == 0)
878 return 0;
879
880 if (!access_ok(VERIFY_READ,
881 (char __user *)(uintptr_t)args->data_ptr,
882 args->size))
883 return -EFAULT;
884
Daniel Vetterf56f8212012-03-25 19:47:41 +0200885 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
886 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000887 if (ret)
888 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700889
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100890 ret = i915_mutex_lock_interruptible(dev);
891 if (ret)
892 return ret;
893
Chris Wilson05394f32010-11-08 19:18:58 +0000894 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000895 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100896 ret = -ENOENT;
897 goto unlock;
898 }
Eric Anholt673a3942008-07-30 12:06:12 -0700899
Chris Wilson7dcd2492010-09-26 20:21:44 +0100900 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000901 if (args->offset > obj->base.size ||
902 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100903 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100904 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100905 }
906
Daniel Vetter1286ff72012-05-10 15:25:09 +0200907 /* prime objects have no backing filp to GEM pread/pwrite
908 * pages from.
909 */
910 if (!obj->base.filp) {
911 ret = -EINVAL;
912 goto out;
913 }
914
Chris Wilsondb53a302011-02-03 11:57:46 +0000915 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
916
Daniel Vetter935aaa62012-03-25 19:47:35 +0200917 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700918 /* We can only do the GTT pwrite on untiled buffers, as otherwise
919 * it would end up going through the fenced access, and we'll get
920 * different detiling behavior between reading and writing.
921 * pread/pwrite currently are reading and writing from the CPU
922 * perspective, requiring manual detiling by the client.
923 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100924 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100925 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100926 goto out;
927 }
928
Chris Wilson86a1ee22012-08-11 15:41:04 +0100929 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200930 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100931 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100932 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200933 /* Note that the gtt paths might fail with non-page-backed user
934 * pointers (e.g. gtt mappings when moving data between
935 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700936 }
Eric Anholt673a3942008-07-30 12:06:12 -0700937
Chris Wilson86a1ee22012-08-11 15:41:04 +0100938 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200939 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100940
Chris Wilson35b62a82010-09-26 20:23:38 +0100941out:
Chris Wilson05394f32010-11-08 19:18:58 +0000942 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100943unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100944 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700945 return ret;
946}
947
948/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800949 * Called when user space prepares to use an object with the CPU, either
950 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700951 */
952int
953i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000954 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700955{
956 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000957 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800958 uint32_t read_domains = args->read_domains;
959 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700960 int ret;
961
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800962 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100963 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800964 return -EINVAL;
965
Chris Wilson21d509e2009-06-06 09:46:02 +0100966 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800967 return -EINVAL;
968
969 /* Having something in the write domain implies it's in the read
970 * domain, and only that read domain. Enforce that in the request.
971 */
972 if (write_domain != 0 && read_domains != write_domain)
973 return -EINVAL;
974
Chris Wilson76c1dec2010-09-25 11:22:51 +0100975 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100976 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100977 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700978
Chris Wilson05394f32010-11-08 19:18:58 +0000979 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000980 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100981 ret = -ENOENT;
982 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100983 }
Jesse Barnes652c3932009-08-17 13:31:43 -0700984
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800985 if (read_domains & I915_GEM_DOMAIN_GTT) {
986 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -0800987
988 /* Silently promote "you're not bound, there was nothing to do"
989 * to success, since the client was just asking us to
990 * make sure everything was done.
991 */
992 if (ret == -EINVAL)
993 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800994 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -0800995 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800996 }
997
Chris Wilson05394f32010-11-08 19:18:58 +0000998 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100999unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001000 mutex_unlock(&dev->struct_mutex);
1001 return ret;
1002}
1003
1004/**
1005 * Called when user space has done writes to this buffer
1006 */
1007int
1008i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001009 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001010{
1011 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001012 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001013 int ret = 0;
1014
Chris Wilson76c1dec2010-09-25 11:22:51 +01001015 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001016 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001017 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001018
Chris Wilson05394f32010-11-08 19:18:58 +00001019 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001020 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001021 ret = -ENOENT;
1022 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001023 }
1024
Eric Anholt673a3942008-07-30 12:06:12 -07001025 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001026 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001027 i915_gem_object_flush_cpu_write_domain(obj);
1028
Chris Wilson05394f32010-11-08 19:18:58 +00001029 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001030unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001031 mutex_unlock(&dev->struct_mutex);
1032 return ret;
1033}
1034
1035/**
1036 * Maps the contents of an object, returning the address it is mapped
1037 * into.
1038 *
1039 * While the mapping holds a reference on the contents of the object, it doesn't
1040 * imply a ref on the object itself.
1041 */
1042int
1043i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001044 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001045{
1046 struct drm_i915_gem_mmap *args = data;
1047 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001048 unsigned long addr;
1049
Chris Wilson05394f32010-11-08 19:18:58 +00001050 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001051 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001052 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001053
Daniel Vetter1286ff72012-05-10 15:25:09 +02001054 /* prime objects have no backing filp to GEM mmap
1055 * pages from.
1056 */
1057 if (!obj->filp) {
1058 drm_gem_object_unreference_unlocked(obj);
1059 return -EINVAL;
1060 }
1061
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001062 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001063 PROT_READ | PROT_WRITE, MAP_SHARED,
1064 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001065 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001066 if (IS_ERR((void *)addr))
1067 return addr;
1068
1069 args->addr_ptr = (uint64_t) addr;
1070
1071 return 0;
1072}
1073
Jesse Barnesde151cf2008-11-12 10:03:55 -08001074/**
1075 * i915_gem_fault - fault a page into the GTT
1076 * vma: VMA in question
1077 * vmf: fault info
1078 *
1079 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1080 * from userspace. The fault handler takes care of binding the object to
1081 * the GTT (if needed), allocating and programming a fence register (again,
1082 * only if needed based on whether the old reg is still valid or the object
1083 * is tiled) and inserting a new PTE into the faulting process.
1084 *
1085 * Note that the faulting process may involve evicting existing objects
1086 * from the GTT and/or fence registers to make room. So performance may
1087 * suffer if the GTT working set is large or there are few fence registers
1088 * left.
1089 */
1090int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1091{
Chris Wilson05394f32010-11-08 19:18:58 +00001092 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1093 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001094 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001095 pgoff_t page_offset;
1096 unsigned long pfn;
1097 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001098 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001099
1100 /* We don't use vmf->pgoff since that has the fake offset */
1101 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1102 PAGE_SHIFT;
1103
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001104 ret = i915_mutex_lock_interruptible(dev);
1105 if (ret)
1106 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001107
Chris Wilsondb53a302011-02-03 11:57:46 +00001108 trace_i915_gem_object_fault(obj, page_offset, true, write);
1109
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001110 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001111 if (!obj->map_and_fenceable) {
1112 ret = i915_gem_object_unbind(obj);
1113 if (ret)
1114 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001115 }
Chris Wilson05394f32010-11-08 19:18:58 +00001116 if (!obj->gtt_space) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01001117 ret = i915_gem_object_bind_to_gtt(obj, 0, true, false);
Chris Wilsonc7150892009-09-23 00:43:56 +01001118 if (ret)
1119 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001120
Eric Anholte92d03b2011-06-14 16:43:09 -07001121 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1122 if (ret)
1123 goto unlock;
1124 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001125
Daniel Vetter74898d72012-02-15 23:50:22 +01001126 if (!obj->has_global_gtt_mapping)
1127 i915_gem_gtt_bind_object(obj, obj->cache_level);
1128
Chris Wilson06d98132012-04-17 15:31:24 +01001129 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001130 if (ret)
1131 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001132
Chris Wilson05394f32010-11-08 19:18:58 +00001133 if (i915_gem_object_is_inactive(obj))
1134 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001135
Chris Wilson6299f992010-11-24 12:23:44 +00001136 obj->fault_mappable = true;
1137
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001138 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001139 page_offset;
1140
1141 /* Finally, remap it using the new GTT offset */
1142 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001143unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001144 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001145out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001146 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001147 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001148 /* If this -EIO is due to a gpu hang, give the reset code a
1149 * chance to clean up the mess. Otherwise return the proper
1150 * SIGBUS. */
1151 if (!atomic_read(&dev_priv->mm.wedged))
1152 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001153 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001154 /* Give the error handler a chance to run and move the
1155 * objects off the GPU active list. Next time we service the
1156 * fault, we should be able to transition the page into the
1157 * GTT without touching the GPU (and so avoid further
1158 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1159 * with coherency, just lost writes.
1160 */
Chris Wilson045e7692010-11-07 09:18:22 +00001161 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001162 case 0:
1163 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001164 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001165 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001166 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001167 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001168 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001169 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001170 }
1171}
1172
1173/**
Chris Wilson901782b2009-07-10 08:18:50 +01001174 * i915_gem_release_mmap - remove physical page mappings
1175 * @obj: obj in question
1176 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001177 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001178 * relinquish ownership of the pages back to the system.
1179 *
1180 * It is vital that we remove the page mapping if we have mapped a tiled
1181 * object through the GTT and then lose the fence register due to
1182 * resource pressure. Similarly if the object has been moved out of the
1183 * aperture, than pages mapped into userspace must be revoked. Removing the
1184 * mapping will then trigger a page fault on the next user access, allowing
1185 * fixup by i915_gem_fault().
1186 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001187void
Chris Wilson05394f32010-11-08 19:18:58 +00001188i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001189{
Chris Wilson6299f992010-11-24 12:23:44 +00001190 if (!obj->fault_mappable)
1191 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001192
Chris Wilsonf6e47882011-03-20 21:09:12 +00001193 if (obj->base.dev->dev_mapping)
1194 unmap_mapping_range(obj->base.dev->dev_mapping,
1195 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1196 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001197
Chris Wilson6299f992010-11-24 12:23:44 +00001198 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001199}
1200
Chris Wilson92b88ae2010-11-09 11:47:32 +00001201static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001202i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001203{
Chris Wilsone28f8712011-07-18 13:11:49 -07001204 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001205
1206 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001207 tiling_mode == I915_TILING_NONE)
1208 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001209
1210 /* Previous chips need a power-of-two fence region when tiling */
1211 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001212 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001213 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001214 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001215
Chris Wilsone28f8712011-07-18 13:11:49 -07001216 while (gtt_size < size)
1217 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001218
Chris Wilsone28f8712011-07-18 13:11:49 -07001219 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001220}
1221
Jesse Barnesde151cf2008-11-12 10:03:55 -08001222/**
1223 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1224 * @obj: object to check
1225 *
1226 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001227 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001228 */
1229static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001230i915_gem_get_gtt_alignment(struct drm_device *dev,
1231 uint32_t size,
1232 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001233{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001234 /*
1235 * Minimum alignment is 4k (GTT page size), but might be greater
1236 * if a fence register is needed for the object.
1237 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001238 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001239 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001240 return 4096;
1241
1242 /*
1243 * Previous chips need to be aligned to the size of the smallest
1244 * fence register that can contain the object.
1245 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001246 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001247}
1248
Daniel Vetter5e783302010-11-14 22:32:36 +01001249/**
1250 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1251 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001252 * @dev: the device
1253 * @size: size of the object
1254 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001255 *
1256 * Return the required GTT alignment for an object, only taking into account
1257 * unfenced tiled surface requirements.
1258 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001259uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001260i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1261 uint32_t size,
1262 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001263{
Daniel Vetter5e783302010-11-14 22:32:36 +01001264 /*
1265 * Minimum alignment is 4k (GTT page size) for sane hw.
1266 */
1267 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001268 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001269 return 4096;
1270
Chris Wilsone28f8712011-07-18 13:11:49 -07001271 /* Previous hardware however needs to be aligned to a power-of-two
1272 * tile height. The simplest method for determining this is to reuse
1273 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001274 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001275 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001276}
1277
Chris Wilsond8cb5082012-08-11 15:41:03 +01001278static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1279{
1280 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1281 int ret;
1282
1283 if (obj->base.map_list.map)
1284 return 0;
1285
1286 ret = drm_gem_create_mmap_offset(&obj->base);
1287 if (ret != -ENOSPC)
1288 return ret;
1289
1290 /* Badly fragmented mmap space? The only way we can recover
1291 * space is by destroying unwanted objects. We can't randomly release
1292 * mmap_offsets as userspace expects them to be persistent for the
1293 * lifetime of the objects. The closest we can is to release the
1294 * offsets on purgeable objects by truncating it and marking it purged,
1295 * which prevents userspace from ever using that object again.
1296 */
1297 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1298 ret = drm_gem_create_mmap_offset(&obj->base);
1299 if (ret != -ENOSPC)
1300 return ret;
1301
1302 i915_gem_shrink_all(dev_priv);
1303 return drm_gem_create_mmap_offset(&obj->base);
1304}
1305
1306static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1307{
1308 if (!obj->base.map_list.map)
1309 return;
1310
1311 drm_gem_free_mmap_offset(&obj->base);
1312}
1313
Jesse Barnesde151cf2008-11-12 10:03:55 -08001314int
Dave Airlieff72145b2011-02-07 12:16:14 +10001315i915_gem_mmap_gtt(struct drm_file *file,
1316 struct drm_device *dev,
1317 uint32_t handle,
1318 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001319{
Chris Wilsonda761a62010-10-27 17:37:08 +01001320 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001321 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001322 int ret;
1323
Chris Wilson76c1dec2010-09-25 11:22:51 +01001324 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001325 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001326 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001327
Dave Airlieff72145b2011-02-07 12:16:14 +10001328 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001329 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001330 ret = -ENOENT;
1331 goto unlock;
1332 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001333
Chris Wilson05394f32010-11-08 19:18:58 +00001334 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001335 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001336 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001337 }
1338
Chris Wilson05394f32010-11-08 19:18:58 +00001339 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001340 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001341 ret = -EINVAL;
1342 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001343 }
1344
Chris Wilsond8cb5082012-08-11 15:41:03 +01001345 ret = i915_gem_object_create_mmap_offset(obj);
1346 if (ret)
1347 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001348
Dave Airlieff72145b2011-02-07 12:16:14 +10001349 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001350
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001351out:
Chris Wilson05394f32010-11-08 19:18:58 +00001352 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001353unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001354 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001355 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001356}
1357
Dave Airlieff72145b2011-02-07 12:16:14 +10001358/**
1359 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1360 * @dev: DRM device
1361 * @data: GTT mapping ioctl data
1362 * @file: GEM object info
1363 *
1364 * Simply returns the fake offset to userspace so it can mmap it.
1365 * The mmap call will end up in drm_gem_mmap(), which will set things
1366 * up so we can get faults in the handler above.
1367 *
1368 * The fault handler will take care of binding the object into the GTT
1369 * (since it may have been evicted to make room for something), allocating
1370 * a fence register, and mapping the appropriate aperture address into
1371 * userspace.
1372 */
1373int
1374i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1375 struct drm_file *file)
1376{
1377 struct drm_i915_gem_mmap_gtt *args = data;
1378
Dave Airlieff72145b2011-02-07 12:16:14 +10001379 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1380}
1381
Daniel Vetter225067e2012-08-20 10:23:20 +02001382/* Immediately discard the backing storage */
1383static void
1384i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1385{
1386 struct inode *inode;
1387
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001388 i915_gem_object_free_mmap_offset(obj);
1389
1390 if (obj->base.filp == NULL)
1391 return;
1392
Daniel Vetter225067e2012-08-20 10:23:20 +02001393 /* Our goal here is to return as much of the memory as
1394 * is possible back to the system as we are called from OOM.
1395 * To do this we must instruct the shmfs to drop all of its
1396 * backing pages, *now*.
1397 */
1398 inode = obj->base.filp->f_path.dentry->d_inode;
1399 shmem_truncate_range(inode, 0, (loff_t)-1);
1400
Daniel Vetter225067e2012-08-20 10:23:20 +02001401 obj->madv = __I915_MADV_PURGED;
1402}
1403
1404static inline int
1405i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1406{
1407 return obj->madv == I915_MADV_DONTNEED;
1408}
1409
Chris Wilson6c085a72012-08-20 11:40:46 +02001410static int
Daniel Vetter225067e2012-08-20 10:23:20 +02001411i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1412{
1413 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson6c085a72012-08-20 11:40:46 +02001414 int ret, i;
Daniel Vetter225067e2012-08-20 10:23:20 +02001415
Chris Wilsonc4670ad2012-08-20 10:23:27 +01001416 BUG_ON(obj->gtt_space);
1417
Chris Wilson6c085a72012-08-20 11:40:46 +02001418 if (obj->pages == NULL)
1419 return 0;
Daniel Vetter225067e2012-08-20 10:23:20 +02001420
Chris Wilson6c085a72012-08-20 11:40:46 +02001421 BUG_ON(obj->gtt_space);
Daniel Vetter225067e2012-08-20 10:23:20 +02001422 BUG_ON(obj->madv == __I915_MADV_PURGED);
1423
Chris Wilson6c085a72012-08-20 11:40:46 +02001424 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1425 if (ret) {
1426 /* In the event of a disaster, abandon all caches and
1427 * hope for the best.
1428 */
1429 WARN_ON(ret != -EIO);
1430 i915_gem_clflush_object(obj);
1431 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1432 }
1433
Daniel Vetter225067e2012-08-20 10:23:20 +02001434 if (i915_gem_object_needs_bit17_swizzle(obj))
1435 i915_gem_object_save_bit_17_swizzle(obj);
1436
1437 if (obj->madv == I915_MADV_DONTNEED)
1438 obj->dirty = 0;
1439
1440 for (i = 0; i < page_count; i++) {
1441 if (obj->dirty)
1442 set_page_dirty(obj->pages[i]);
1443
1444 if (obj->madv == I915_MADV_WILLNEED)
1445 mark_page_accessed(obj->pages[i]);
1446
1447 page_cache_release(obj->pages[i]);
1448 }
1449 obj->dirty = 0;
1450
1451 drm_free_large(obj->pages);
1452 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001453
1454 list_del(&obj->gtt_list);
1455
1456 if (i915_gem_object_is_purgeable(obj))
1457 i915_gem_object_truncate(obj);
1458
1459 return 0;
1460}
1461
1462static long
1463i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1464{
1465 struct drm_i915_gem_object *obj, *next;
1466 long count = 0;
1467
1468 list_for_each_entry_safe(obj, next,
1469 &dev_priv->mm.unbound_list,
1470 gtt_list) {
1471 if (i915_gem_object_is_purgeable(obj) &&
1472 i915_gem_object_put_pages_gtt(obj) == 0) {
1473 count += obj->base.size >> PAGE_SHIFT;
1474 if (count >= target)
1475 return count;
1476 }
1477 }
1478
1479 list_for_each_entry_safe(obj, next,
1480 &dev_priv->mm.inactive_list,
1481 mm_list) {
1482 if (i915_gem_object_is_purgeable(obj) &&
1483 i915_gem_object_unbind(obj) == 0 &&
1484 i915_gem_object_put_pages_gtt(obj) == 0) {
1485 count += obj->base.size >> PAGE_SHIFT;
1486 if (count >= target)
1487 return count;
1488 }
1489 }
1490
1491 return count;
1492}
1493
1494static void
1495i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1496{
1497 struct drm_i915_gem_object *obj, *next;
1498
1499 i915_gem_evict_everything(dev_priv->dev);
1500
1501 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
1502 i915_gem_object_put_pages_gtt(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001503}
1504
Daniel Vetter1286ff72012-05-10 15:25:09 +02001505int
Chris Wilson6c085a72012-08-20 11:40:46 +02001506i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001507{
Chris Wilson6c085a72012-08-20 11:40:46 +02001508 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001509 int page_count, i;
1510 struct address_space *mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001511 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001512 gfp_t gfp;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001513
Daniel Vetter1286ff72012-05-10 15:25:09 +02001514 if (obj->pages || obj->sg_table)
1515 return 0;
1516
Chris Wilson6c085a72012-08-20 11:40:46 +02001517 /* Assert that the object is not currently in any GPU domain. As it
1518 * wasn't in the GTT, there shouldn't be any way it could have been in
1519 * a GPU cache
1520 */
1521 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1522 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1523
Chris Wilsone5281cc2010-10-28 13:45:36 +01001524 /* Get the list of pages out of our struct file. They'll be pinned
1525 * at this point until we release them.
1526 */
Chris Wilson05394f32010-11-08 19:18:58 +00001527 page_count = obj->base.size / PAGE_SIZE;
Chris Wilson05394f32010-11-08 19:18:58 +00001528 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1529 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001530 return -ENOMEM;
1531
Chris Wilson6c085a72012-08-20 11:40:46 +02001532 /* Fail silently without starting the shrinker */
1533 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1534 gfp = mapping_gfp_mask(mapping);
1535 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
1536 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001537 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001538 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1539 if (IS_ERR(page)) {
1540 i915_gem_purge(dev_priv, page_count);
1541 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1542 }
1543 if (IS_ERR(page)) {
1544 /* We've tried hard to allocate the memory by reaping
1545 * our own buffer, now let the real VM do its job and
1546 * go down in flames if truly OOM.
1547 */
1548 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
1549 gfp |= __GFP_IO | __GFP_WAIT;
1550
1551 i915_gem_shrink_all(dev_priv);
1552 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1553 if (IS_ERR(page))
1554 goto err_pages;
1555
1556 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
1557 gfp &= ~(__GFP_IO | __GFP_WAIT);
1558 }
Chris Wilsone5281cc2010-10-28 13:45:36 +01001559
Chris Wilson05394f32010-11-08 19:18:58 +00001560 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001561 }
1562
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001563 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001564 i915_gem_object_do_bit_17_swizzle(obj);
1565
Chris Wilson6c085a72012-08-20 11:40:46 +02001566 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001567 return 0;
1568
1569err_pages:
1570 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001571 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001572
Chris Wilson05394f32010-11-08 19:18:58 +00001573 drm_free_large(obj->pages);
1574 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001575 return PTR_ERR(page);
1576}
1577
Chris Wilson54cf91d2010-11-25 18:00:26 +00001578void
Chris Wilson05394f32010-11-08 19:18:58 +00001579i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001580 struct intel_ring_buffer *ring,
1581 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001582{
Chris Wilson05394f32010-11-08 19:18:58 +00001583 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001584 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001585
Zou Nan hai852835f2010-05-21 09:08:56 +08001586 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001587 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001588
1589 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001590 if (!obj->active) {
1591 drm_gem_object_reference(&obj->base);
1592 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001593 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001594
Eric Anholt673a3942008-07-30 12:06:12 -07001595 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001596 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1597 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001598
Chris Wilson0201f1e2012-07-20 12:41:01 +01001599 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001600
Chris Wilsoncaea7472010-11-12 13:53:37 +00001601 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001602 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001603
Chris Wilson7dd49062012-03-21 10:48:18 +00001604 /* Bump MRU to take account of the delayed flush */
1605 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1606 struct drm_i915_fence_reg *reg;
1607
1608 reg = &dev_priv->fence_regs[obj->fence_reg];
1609 list_move_tail(&reg->lru_list,
1610 &dev_priv->mm.fence_list);
1611 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001612 }
1613}
1614
1615static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001616i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1617{
1618 struct drm_device *dev = obj->base.dev;
1619 struct drm_i915_private *dev_priv = dev->dev_private;
1620
Chris Wilson65ce3022012-07-20 12:41:02 +01001621 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001622 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001623
Chris Wilsonf047e392012-07-21 12:31:41 +01001624 if (obj->pin_count) /* are we a framebuffer? */
1625 intel_mark_fb_idle(obj);
1626
1627 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1628
Chris Wilson65ce3022012-07-20 12:41:02 +01001629 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001630 obj->ring = NULL;
1631
Chris Wilson65ce3022012-07-20 12:41:02 +01001632 obj->last_read_seqno = 0;
1633 obj->last_write_seqno = 0;
1634 obj->base.write_domain = 0;
1635
1636 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001637 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001638
1639 obj->active = 0;
1640 drm_gem_object_unreference(&obj->base);
1641
1642 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001643}
Eric Anholt673a3942008-07-30 12:06:12 -07001644
Daniel Vetter53d227f2012-01-25 16:32:49 +01001645static u32
1646i915_gem_get_seqno(struct drm_device *dev)
1647{
1648 drm_i915_private_t *dev_priv = dev->dev_private;
1649 u32 seqno = dev_priv->next_seqno;
1650
1651 /* reserve 0 for non-seqno */
1652 if (++dev_priv->next_seqno == 0)
1653 dev_priv->next_seqno = 1;
1654
1655 return seqno;
1656}
1657
1658u32
1659i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1660{
1661 if (ring->outstanding_lazy_request == 0)
1662 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1663
1664 return ring->outstanding_lazy_request;
1665}
1666
Chris Wilson3cce4692010-10-27 16:11:02 +01001667int
Chris Wilsondb53a302011-02-03 11:57:46 +00001668i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001669 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001670 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001671{
Chris Wilsondb53a302011-02-03 11:57:46 +00001672 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001673 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001674 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001675 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001676 int ret;
1677
Daniel Vettercc889e02012-06-13 20:45:19 +02001678 /*
1679 * Emit any outstanding flushes - execbuf can fail to emit the flush
1680 * after having emitted the batchbuffer command. Hence we need to fix
1681 * things up similar to emitting the lazy request. The difference here
1682 * is that the flush _must_ happen before the next request, no matter
1683 * what.
1684 */
Chris Wilsona7b97612012-07-20 12:41:08 +01001685 ret = intel_ring_flush_all_caches(ring);
1686 if (ret)
1687 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02001688
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001689 if (request == NULL) {
1690 request = kmalloc(sizeof(*request), GFP_KERNEL);
1691 if (request == NULL)
1692 return -ENOMEM;
1693 }
1694
Daniel Vetter53d227f2012-01-25 16:32:49 +01001695 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001696
Chris Wilsona71d8d92012-02-15 11:25:36 +00001697 /* Record the position of the start of the request so that
1698 * should we detect the updated seqno part-way through the
1699 * GPU processing the request, we never over-estimate the
1700 * position of the head.
1701 */
1702 request_ring_position = intel_ring_get_tail(ring);
1703
Chris Wilson3cce4692010-10-27 16:11:02 +01001704 ret = ring->add_request(ring, &seqno);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001705 if (ret) {
1706 kfree(request);
1707 return ret;
1708 }
Eric Anholt673a3942008-07-30 12:06:12 -07001709
Chris Wilsondb53a302011-02-03 11:57:46 +00001710 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001711
1712 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001713 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001714 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001715 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001716 was_empty = list_empty(&ring->request_list);
1717 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001718 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08001719
Chris Wilsondb53a302011-02-03 11:57:46 +00001720 if (file) {
1721 struct drm_i915_file_private *file_priv = file->driver_priv;
1722
Chris Wilson1c255952010-09-26 11:03:27 +01001723 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001724 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001725 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001726 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001727 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001728 }
Eric Anholt673a3942008-07-30 12:06:12 -07001729
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001730 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001731
Ben Gamarif65d9422009-09-14 17:48:44 -04001732 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001733 if (i915_enable_hangcheck) {
1734 mod_timer(&dev_priv->hangcheck_timer,
1735 jiffies +
1736 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1737 }
Chris Wilsonf047e392012-07-21 12:31:41 +01001738 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001739 queue_delayed_work(dev_priv->wq,
1740 &dev_priv->mm.retire_work, HZ);
Chris Wilsonf047e392012-07-21 12:31:41 +01001741 intel_mark_busy(dev_priv->dev);
1742 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001743 }
Daniel Vettercc889e02012-06-13 20:45:19 +02001744
Chris Wilson3cce4692010-10-27 16:11:02 +01001745 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001746}
1747
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001748static inline void
1749i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001750{
Chris Wilson1c255952010-09-26 11:03:27 +01001751 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001752
Chris Wilson1c255952010-09-26 11:03:27 +01001753 if (!file_priv)
1754 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001755
Chris Wilson1c255952010-09-26 11:03:27 +01001756 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001757 if (request->file_priv) {
1758 list_del(&request->client_list);
1759 request->file_priv = NULL;
1760 }
Chris Wilson1c255952010-09-26 11:03:27 +01001761 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001762}
1763
Chris Wilsondfaae392010-09-22 10:31:52 +01001764static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1765 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001766{
Chris Wilsondfaae392010-09-22 10:31:52 +01001767 while (!list_empty(&ring->request_list)) {
1768 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001769
Chris Wilsondfaae392010-09-22 10:31:52 +01001770 request = list_first_entry(&ring->request_list,
1771 struct drm_i915_gem_request,
1772 list);
1773
1774 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001775 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001776 kfree(request);
1777 }
1778
1779 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001780 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001781
Chris Wilson05394f32010-11-08 19:18:58 +00001782 obj = list_first_entry(&ring->active_list,
1783 struct drm_i915_gem_object,
1784 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001785
Chris Wilson05394f32010-11-08 19:18:58 +00001786 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001787 }
Eric Anholt673a3942008-07-30 12:06:12 -07001788}
1789
Chris Wilson312817a2010-11-22 11:50:11 +00001790static void i915_gem_reset_fences(struct drm_device *dev)
1791{
1792 struct drm_i915_private *dev_priv = dev->dev_private;
1793 int i;
1794
Daniel Vetter4b9de732011-10-09 21:52:02 +02001795 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001796 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001797
Chris Wilsonada726c2012-04-17 15:31:32 +01001798 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001799
Chris Wilsonada726c2012-04-17 15:31:32 +01001800 if (reg->obj)
1801 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001802
Chris Wilsonada726c2012-04-17 15:31:32 +01001803 reg->pin_count = 0;
1804 reg->obj = NULL;
1805 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001806 }
Chris Wilsonada726c2012-04-17 15:31:32 +01001807
1808 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001809}
1810
Chris Wilson069efc12010-09-30 16:53:18 +01001811void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001812{
Chris Wilsondfaae392010-09-22 10:31:52 +01001813 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001814 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01001815 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001816 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001817
Chris Wilsonb4519512012-05-11 14:29:30 +01001818 for_each_ring(ring, dev_priv, i)
1819 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01001820
Chris Wilsondfaae392010-09-22 10:31:52 +01001821 /* Move everything out of the GPU domains to ensure we do any
1822 * necessary invalidation upon reuse.
1823 */
Chris Wilson05394f32010-11-08 19:18:58 +00001824 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001825 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001826 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001827 {
Chris Wilson05394f32010-11-08 19:18:58 +00001828 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001829 }
Chris Wilson069efc12010-09-30 16:53:18 +01001830
Chris Wilson6c085a72012-08-20 11:40:46 +02001831
Chris Wilson069efc12010-09-30 16:53:18 +01001832 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001833 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001834}
1835
1836/**
1837 * This function clears the request list as sequence numbers are passed.
1838 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001839void
Chris Wilsondb53a302011-02-03 11:57:46 +00001840i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001841{
Eric Anholt673a3942008-07-30 12:06:12 -07001842 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001843 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001844
Chris Wilsondb53a302011-02-03 11:57:46 +00001845 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001846 return;
1847
Chris Wilsondb53a302011-02-03 11:57:46 +00001848 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001849
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001850 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001851
Chris Wilson076e2c02011-01-21 10:07:18 +00001852 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001853 if (seqno >= ring->sync_seqno[i])
1854 ring->sync_seqno[i] = 0;
1855
Zou Nan hai852835f2010-05-21 09:08:56 +08001856 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001857 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001858
Zou Nan hai852835f2010-05-21 09:08:56 +08001859 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001860 struct drm_i915_gem_request,
1861 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001862
Chris Wilsondfaae392010-09-22 10:31:52 +01001863 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001864 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001865
Chris Wilsondb53a302011-02-03 11:57:46 +00001866 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001867 /* We know the GPU must have read the request to have
1868 * sent us the seqno + interrupt, so use the position
1869 * of tail of the request to update the last known position
1870 * of the GPU head.
1871 */
1872 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001873
1874 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001875 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001876 kfree(request);
1877 }
1878
1879 /* Move any buffers on the active list that are no longer referenced
1880 * by the ringbuffer to the flushing/inactive lists as appropriate.
1881 */
1882 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001883 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001884
Akshay Joshi0206e352011-08-16 15:34:10 -04001885 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001886 struct drm_i915_gem_object,
1887 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001888
Chris Wilson0201f1e2012-07-20 12:41:01 +01001889 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001890 break;
1891
Chris Wilson65ce3022012-07-20 12:41:02 +01001892 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001893 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001894
Chris Wilsondb53a302011-02-03 11:57:46 +00001895 if (unlikely(ring->trace_irq_seqno &&
1896 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001897 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001898 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001899 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001900
Chris Wilsondb53a302011-02-03 11:57:46 +00001901 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001902}
1903
1904void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001905i915_gem_retire_requests(struct drm_device *dev)
1906{
1907 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001908 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001909 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001910
Chris Wilsonb4519512012-05-11 14:29:30 +01001911 for_each_ring(ring, dev_priv, i)
1912 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001913}
1914
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001915static void
Eric Anholt673a3942008-07-30 12:06:12 -07001916i915_gem_retire_work_handler(struct work_struct *work)
1917{
1918 drm_i915_private_t *dev_priv;
1919 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01001920 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00001921 bool idle;
1922 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001923
1924 dev_priv = container_of(work, drm_i915_private_t,
1925 mm.retire_work.work);
1926 dev = dev_priv->dev;
1927
Chris Wilson891b48c2010-09-29 12:26:37 +01001928 /* Come back later if the device is busy... */
1929 if (!mutex_trylock(&dev->struct_mutex)) {
1930 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1931 return;
1932 }
1933
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001934 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001935
Chris Wilson0a587052011-01-09 21:05:44 +00001936 /* Send a periodic flush down the ring so we don't hold onto GEM
1937 * objects indefinitely.
1938 */
1939 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01001940 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001941 if (ring->gpu_caches_dirty)
1942 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00001943
1944 idle &= list_empty(&ring->request_list);
1945 }
1946
1947 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001948 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilsonf047e392012-07-21 12:31:41 +01001949 if (idle)
1950 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00001951
Eric Anholt673a3942008-07-30 12:06:12 -07001952 mutex_unlock(&dev->struct_mutex);
1953}
1954
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001955int
1956i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1957 bool interruptible)
Ben Widawskyb4aca012012-04-25 20:50:12 -07001958{
Ben Widawskyb4aca012012-04-25 20:50:12 -07001959 if (atomic_read(&dev_priv->mm.wedged)) {
1960 struct completion *x = &dev_priv->error_completion;
1961 bool recovery_complete;
1962 unsigned long flags;
1963
1964 /* Give the error handler a chance to run. */
1965 spin_lock_irqsave(&x->wait.lock, flags);
1966 recovery_complete = x->done > 0;
1967 spin_unlock_irqrestore(&x->wait.lock, flags);
1968
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001969 /* Non-interruptible callers can't handle -EAGAIN, hence return
1970 * -EIO unconditionally for these. */
1971 if (!interruptible)
1972 return -EIO;
1973
1974 /* Recovery complete, but still wedged means reset failure. */
1975 if (recovery_complete)
1976 return -EIO;
1977
1978 return -EAGAIN;
Ben Widawskyb4aca012012-04-25 20:50:12 -07001979 }
1980
1981 return 0;
1982}
1983
1984/*
1985 * Compare seqno against outstanding lazy request. Emit a request if they are
1986 * equal.
1987 */
1988static int
1989i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
1990{
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001991 int ret;
Ben Widawskyb4aca012012-04-25 20:50:12 -07001992
1993 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1994
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001995 ret = 0;
1996 if (seqno == ring->outstanding_lazy_request)
1997 ret = i915_add_request(ring, NULL, NULL);
Ben Widawskyb4aca012012-04-25 20:50:12 -07001998
1999 return ret;
2000}
2001
Ben Widawsky5c81fe852012-05-24 15:03:08 -07002002/**
2003 * __wait_seqno - wait until execution of seqno has finished
2004 * @ring: the ring expected to report seqno
2005 * @seqno: duh!
2006 * @interruptible: do an interruptible wait (normally yes)
2007 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
2008 *
2009 * Returns 0 if the seqno was found within the alloted time. Else returns the
2010 * errno with remaining time filled in timeout argument.
2011 */
Ben Widawsky604dd3e2012-04-26 16:03:03 -07002012static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Ben Widawsky5c81fe852012-05-24 15:03:08 -07002013 bool interruptible, struct timespec *timeout)
Ben Widawsky604dd3e2012-04-26 16:03:03 -07002014{
2015 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Ben Widawsky5c81fe852012-05-24 15:03:08 -07002016 struct timespec before, now, wait_time={1,0};
2017 unsigned long timeout_jiffies;
2018 long end;
2019 bool wait_forever = true;
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002020 int ret;
Ben Widawsky604dd3e2012-04-26 16:03:03 -07002021
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002022 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
Ben Widawsky604dd3e2012-04-26 16:03:03 -07002023 return 0;
2024
2025 trace_i915_gem_request_wait_begin(ring, seqno);
Ben Widawsky5c81fe852012-05-24 15:03:08 -07002026
2027 if (timeout != NULL) {
2028 wait_time = *timeout;
2029 wait_forever = false;
2030 }
2031
2032 timeout_jiffies = timespec_to_jiffies(&wait_time);
2033
Ben Widawsky604dd3e2012-04-26 16:03:03 -07002034 if (WARN_ON(!ring->irq_get(ring)))
2035 return -ENODEV;
2036
Ben Widawsky5c81fe852012-05-24 15:03:08 -07002037 /* Record current time in case interrupted by signal, or wedged * */
2038 getrawmonotonic(&before);
2039
Ben Widawsky604dd3e2012-04-26 16:03:03 -07002040#define EXIT_COND \
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002041 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Ben Widawsky604dd3e2012-04-26 16:03:03 -07002042 atomic_read(&dev_priv->mm.wedged))
Ben Widawsky5c81fe852012-05-24 15:03:08 -07002043 do {
2044 if (interruptible)
2045 end = wait_event_interruptible_timeout(ring->irq_queue,
2046 EXIT_COND,
2047 timeout_jiffies);
2048 else
2049 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
2050 timeout_jiffies);
Ben Widawsky604dd3e2012-04-26 16:03:03 -07002051
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002052 ret = i915_gem_check_wedge(dev_priv, interruptible);
2053 if (ret)
2054 end = ret;
Ben Widawsky5c81fe852012-05-24 15:03:08 -07002055 } while (end == 0 && wait_forever);
2056
2057 getrawmonotonic(&now);
Ben Widawsky604dd3e2012-04-26 16:03:03 -07002058
2059 ring->irq_put(ring);
2060 trace_i915_gem_request_wait_end(ring, seqno);
2061#undef EXIT_COND
2062
Ben Widawsky5c81fe852012-05-24 15:03:08 -07002063 if (timeout) {
2064 struct timespec sleep_time = timespec_sub(now, before);
2065 *timeout = timespec_sub(*timeout, sleep_time);
2066 }
2067
2068 switch (end) {
Chris Wilsoneeef9b32012-07-16 13:05:34 +01002069 case -EIO:
Ben Widawsky5c81fe852012-05-24 15:03:08 -07002070 case -EAGAIN: /* Wedged */
2071 case -ERESTARTSYS: /* Signal */
2072 return (int)end;
2073 case 0: /* Timeout */
2074 if (timeout)
2075 set_normalized_timespec(timeout, 0, 0);
2076 return -ETIME;
2077 default: /* Completed */
2078 WARN_ON(end < 0); /* We're not aware of other errors */
2079 return 0;
2080 }
Ben Widawsky604dd3e2012-04-26 16:03:03 -07002081}
2082
Chris Wilsondb53a302011-02-03 11:57:46 +00002083/**
2084 * Waits for a sequence number to be signaled, and cleans up the
2085 * request and object lists appropriately for that event.
2086 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02002087int
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002088i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002089{
Chris Wilsondb53a302011-02-03 11:57:46 +00002090 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002091 int ret = 0;
2092
2093 BUG_ON(seqno == 0);
2094
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002095 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
Ben Widawskyb4aca012012-04-25 20:50:12 -07002096 if (ret)
2097 return ret;
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002098
Ben Widawskyb4aca012012-04-25 20:50:12 -07002099 ret = i915_gem_check_olr(ring, seqno);
2100 if (ret)
2101 return ret;
Daniel Vettere35a41d2010-02-11 22:13:59 +01002102
Ben Widawsky5c81fe852012-05-24 15:03:08 -07002103 ret = __wait_seqno(ring, seqno, dev_priv->mm.interruptible, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002104
Eric Anholt673a3942008-07-30 12:06:12 -07002105 return ret;
2106}
2107
Daniel Vetter48764bf2009-09-15 22:57:32 +02002108/**
Eric Anholt673a3942008-07-30 12:06:12 -07002109 * Ensures that all rendering to the object has completed and the object is
2110 * safe to unbind from the GTT or access from the CPU.
2111 */
Chris Wilson0201f1e2012-07-20 12:41:01 +01002112static __must_check int
2113i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2114 bool readonly)
Eric Anholt673a3942008-07-30 12:06:12 -07002115{
Chris Wilson0201f1e2012-07-20 12:41:01 +01002116 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002117 int ret;
2118
Eric Anholt673a3942008-07-30 12:06:12 -07002119 /* If there is rendering queued on the buffer being evicted, wait for
2120 * it.
2121 */
Chris Wilson0201f1e2012-07-20 12:41:01 +01002122 if (readonly)
2123 seqno = obj->last_write_seqno;
2124 else
2125 seqno = obj->last_read_seqno;
2126 if (seqno == 0)
2127 return 0;
2128
2129 ret = i915_wait_seqno(obj->ring, seqno);
2130 if (ret)
2131 return ret;
2132
2133 /* Manually manage the write flush as we may have not yet retired
2134 * the buffer.
2135 */
2136 if (obj->last_write_seqno &&
2137 i915_seqno_passed(seqno, obj->last_write_seqno)) {
2138 obj->last_write_seqno = 0;
2139 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
Eric Anholt673a3942008-07-30 12:06:12 -07002140 }
2141
Chris Wilson0201f1e2012-07-20 12:41:01 +01002142 i915_gem_retire_requests_ring(obj->ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002143 return 0;
2144}
2145
Ben Widawsky5816d642012-04-11 11:18:19 -07002146/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002147 * Ensures that an object will eventually get non-busy by flushing any required
2148 * write domains, emitting any outstanding lazy request and retiring and
2149 * completed requests.
2150 */
2151static int
2152i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2153{
2154 int ret;
2155
2156 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002157 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002158 if (ret)
2159 return ret;
Chris Wilson0201f1e2012-07-20 12:41:01 +01002160
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002161 i915_gem_retire_requests_ring(obj->ring);
2162 }
2163
2164 return 0;
2165}
2166
2167/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002168 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2169 * @DRM_IOCTL_ARGS: standard ioctl arguments
2170 *
2171 * Returns 0 if successful, else an error is returned with the remaining time in
2172 * the timeout parameter.
2173 * -ETIME: object is still busy after timeout
2174 * -ERESTARTSYS: signal interrupted the wait
2175 * -ENONENT: object doesn't exist
2176 * Also possible, but rare:
2177 * -EAGAIN: GPU wedged
2178 * -ENOMEM: damn
2179 * -ENODEV: Internal IRQ fail
2180 * -E?: The add request failed
2181 *
2182 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2183 * non-zero timeout parameter the wait ioctl will wait for the given number of
2184 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2185 * without holding struct_mutex the object may become re-busied before this
2186 * function completes. A similar but shorter * race condition exists in the busy
2187 * ioctl
2188 */
2189int
2190i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2191{
2192 struct drm_i915_gem_wait *args = data;
2193 struct drm_i915_gem_object *obj;
2194 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002195 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002196 u32 seqno = 0;
2197 int ret = 0;
2198
Ben Widawskyeac1f142012-06-05 15:24:24 -07002199 if (args->timeout_ns >= 0) {
2200 timeout_stack = ns_to_timespec(args->timeout_ns);
2201 timeout = &timeout_stack;
2202 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002203
2204 ret = i915_mutex_lock_interruptible(dev);
2205 if (ret)
2206 return ret;
2207
2208 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2209 if (&obj->base == NULL) {
2210 mutex_unlock(&dev->struct_mutex);
2211 return -ENOENT;
2212 }
2213
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002214 /* Need to make sure the object gets inactive eventually. */
2215 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002216 if (ret)
2217 goto out;
2218
2219 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002220 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002221 ring = obj->ring;
2222 }
2223
2224 if (seqno == 0)
2225 goto out;
2226
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002227 /* Do this after OLR check to make sure we make forward progress polling
2228 * on this IOCTL with a 0 timeout (like busy ioctl)
2229 */
2230 if (!args->timeout_ns) {
2231 ret = -ETIME;
2232 goto out;
2233 }
2234
2235 drm_gem_object_unreference(&obj->base);
2236 mutex_unlock(&dev->struct_mutex);
2237
Ben Widawskyeac1f142012-06-05 15:24:24 -07002238 ret = __wait_seqno(ring, seqno, true, timeout);
2239 if (timeout) {
2240 WARN_ON(!timespec_valid(timeout));
2241 args->timeout_ns = timespec_to_ns(timeout);
2242 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002243 return ret;
2244
2245out:
2246 drm_gem_object_unreference(&obj->base);
2247 mutex_unlock(&dev->struct_mutex);
2248 return ret;
2249}
2250
2251/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002252 * i915_gem_object_sync - sync an object to a ring.
2253 *
2254 * @obj: object which may be in use on another ring.
2255 * @to: ring we wish to use the object on. May be NULL.
2256 *
2257 * This code is meant to abstract object synchronization with the GPU.
2258 * Calling with NULL implies synchronizing the object with the CPU
2259 * rather than a particular GPU ring.
2260 *
2261 * Returns 0 if successful, else propagates up the lower layer error.
2262 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002263int
2264i915_gem_object_sync(struct drm_i915_gem_object *obj,
2265 struct intel_ring_buffer *to)
2266{
2267 struct intel_ring_buffer *from = obj->ring;
2268 u32 seqno;
2269 int ret, idx;
2270
2271 if (from == NULL || to == from)
2272 return 0;
2273
Ben Widawsky5816d642012-04-11 11:18:19 -07002274 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002275 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002276
2277 idx = intel_ring_sync_index(from, to);
2278
Chris Wilson0201f1e2012-07-20 12:41:01 +01002279 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002280 if (seqno <= from->sync_seqno[idx])
2281 return 0;
2282
Ben Widawskyb4aca012012-04-25 20:50:12 -07002283 ret = i915_gem_check_olr(obj->ring, seqno);
2284 if (ret)
2285 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002286
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002287 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002288 if (!ret)
2289 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002290
Ben Widawskye3a5a222012-04-11 11:18:20 -07002291 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002292}
2293
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002294static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2295{
2296 u32 old_write_domain, old_read_domains;
2297
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002298 /* Act a barrier for all accesses through the GTT */
2299 mb();
2300
2301 /* Force a pagefault for domain tracking on next user access */
2302 i915_gem_release_mmap(obj);
2303
Keith Packardb97c3d92011-06-24 21:02:59 -07002304 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2305 return;
2306
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002307 old_read_domains = obj->base.read_domains;
2308 old_write_domain = obj->base.write_domain;
2309
2310 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2311 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2312
2313 trace_i915_gem_object_change_domain(obj,
2314 old_read_domains,
2315 old_write_domain);
2316}
2317
Eric Anholt673a3942008-07-30 12:06:12 -07002318/**
2319 * Unbinds an object from the GTT aperture.
2320 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002321int
Chris Wilson05394f32010-11-08 19:18:58 +00002322i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002323{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002324 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002325 int ret = 0;
2326
Chris Wilson05394f32010-11-08 19:18:58 +00002327 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002328 return 0;
2329
Chris Wilson31d8d652012-05-24 19:11:20 +01002330 if (obj->pin_count)
2331 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002332
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002333 BUG_ON(obj->pages == NULL);
2334
Chris Wilsona8198ee2011-04-13 22:04:09 +01002335 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002336 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002337 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002338 /* Continue on if we fail due to EIO, the GPU is hung so we
2339 * should be safe and we need to cleanup or else we might
2340 * cause memory corruption through use-after-free.
2341 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002342
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002343 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002344
Daniel Vetter96b47b62009-12-15 17:50:00 +01002345 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002346 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002347 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002348 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002349
Chris Wilsondb53a302011-02-03 11:57:46 +00002350 trace_i915_gem_object_unbind(obj);
2351
Daniel Vetter74898d72012-02-15 23:50:22 +01002352 if (obj->has_global_gtt_mapping)
2353 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002354 if (obj->has_aliasing_ppgtt_mapping) {
2355 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2356 obj->has_aliasing_ppgtt_mapping = 0;
2357 }
Daniel Vetter74163902012-02-15 23:50:21 +01002358 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002359
Chris Wilson6c085a72012-08-20 11:40:46 +02002360 list_del(&obj->mm_list);
2361 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002362 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002363 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002364
Chris Wilson05394f32010-11-08 19:18:58 +00002365 drm_mm_put_block(obj->gtt_space);
2366 obj->gtt_space = NULL;
2367 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002368
Chris Wilson6c085a72012-08-20 11:40:46 +02002369 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002370}
2371
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002372static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002373{
Chris Wilson69c2fc82012-07-20 12:41:03 +01002374 if (list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002375 return 0;
2376
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002377 return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002378}
2379
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002380int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002381{
2382 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002383 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002384 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002385
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002386 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002387 for_each_ring(ring, dev_priv, i) {
2388 ret = i915_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002389 if (ret)
2390 return ret;
Chris Wilsonb4519512012-05-11 14:29:30 +01002391
Ben Widawskyf2ef6eb2012-06-04 14:42:53 -07002392 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2393 if (ret)
2394 return ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002395 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002396
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002397 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002398}
2399
Chris Wilson9ce079e2012-04-17 15:31:30 +01002400static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2401 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002402{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002403 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002404 uint64_t val;
2405
Chris Wilson9ce079e2012-04-17 15:31:30 +01002406 if (obj) {
2407 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002408
Chris Wilson9ce079e2012-04-17 15:31:30 +01002409 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2410 0xfffff000) << 32;
2411 val |= obj->gtt_offset & 0xfffff000;
2412 val |= (uint64_t)((obj->stride / 128) - 1) <<
2413 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002414
Chris Wilson9ce079e2012-04-17 15:31:30 +01002415 if (obj->tiling_mode == I915_TILING_Y)
2416 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2417 val |= I965_FENCE_REG_VALID;
2418 } else
2419 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002420
Chris Wilson9ce079e2012-04-17 15:31:30 +01002421 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2422 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002423}
2424
Chris Wilson9ce079e2012-04-17 15:31:30 +01002425static void i965_write_fence_reg(struct drm_device *dev, int reg,
2426 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002427{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002428 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002429 uint64_t val;
2430
Chris Wilson9ce079e2012-04-17 15:31:30 +01002431 if (obj) {
2432 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002433
Chris Wilson9ce079e2012-04-17 15:31:30 +01002434 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2435 0xfffff000) << 32;
2436 val |= obj->gtt_offset & 0xfffff000;
2437 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2438 if (obj->tiling_mode == I915_TILING_Y)
2439 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2440 val |= I965_FENCE_REG_VALID;
2441 } else
2442 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002443
Chris Wilson9ce079e2012-04-17 15:31:30 +01002444 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2445 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002446}
2447
Chris Wilson9ce079e2012-04-17 15:31:30 +01002448static void i915_write_fence_reg(struct drm_device *dev, int reg,
2449 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002450{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002451 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002452 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002453
Chris Wilson9ce079e2012-04-17 15:31:30 +01002454 if (obj) {
2455 u32 size = obj->gtt_space->size;
2456 int pitch_val;
2457 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002458
Chris Wilson9ce079e2012-04-17 15:31:30 +01002459 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2460 (size & -size) != size ||
2461 (obj->gtt_offset & (size - 1)),
2462 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2463 obj->gtt_offset, obj->map_and_fenceable, size);
2464
2465 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2466 tile_width = 128;
2467 else
2468 tile_width = 512;
2469
2470 /* Note: pitch better be a power of two tile widths */
2471 pitch_val = obj->stride / tile_width;
2472 pitch_val = ffs(pitch_val) - 1;
2473
2474 val = obj->gtt_offset;
2475 if (obj->tiling_mode == I915_TILING_Y)
2476 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2477 val |= I915_FENCE_SIZE_BITS(size);
2478 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2479 val |= I830_FENCE_REG_VALID;
2480 } else
2481 val = 0;
2482
2483 if (reg < 8)
2484 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002485 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002486 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002487
Chris Wilson9ce079e2012-04-17 15:31:30 +01002488 I915_WRITE(reg, val);
2489 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002490}
2491
Chris Wilson9ce079e2012-04-17 15:31:30 +01002492static void i830_write_fence_reg(struct drm_device *dev, int reg,
2493 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002494{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002495 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002496 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002497
Chris Wilson9ce079e2012-04-17 15:31:30 +01002498 if (obj) {
2499 u32 size = obj->gtt_space->size;
2500 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002501
Chris Wilson9ce079e2012-04-17 15:31:30 +01002502 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2503 (size & -size) != size ||
2504 (obj->gtt_offset & (size - 1)),
2505 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2506 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002507
Chris Wilson9ce079e2012-04-17 15:31:30 +01002508 pitch_val = obj->stride / 128;
2509 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002510
Chris Wilson9ce079e2012-04-17 15:31:30 +01002511 val = obj->gtt_offset;
2512 if (obj->tiling_mode == I915_TILING_Y)
2513 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2514 val |= I830_FENCE_SIZE_BITS(size);
2515 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2516 val |= I830_FENCE_REG_VALID;
2517 } else
2518 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002519
Chris Wilson9ce079e2012-04-17 15:31:30 +01002520 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2521 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2522}
2523
2524static void i915_gem_write_fence(struct drm_device *dev, int reg,
2525 struct drm_i915_gem_object *obj)
2526{
2527 switch (INTEL_INFO(dev)->gen) {
2528 case 7:
2529 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2530 case 5:
2531 case 4: i965_write_fence_reg(dev, reg, obj); break;
2532 case 3: i915_write_fence_reg(dev, reg, obj); break;
2533 case 2: i830_write_fence_reg(dev, reg, obj); break;
2534 default: break;
2535 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002536}
2537
Chris Wilson61050802012-04-17 15:31:31 +01002538static inline int fence_number(struct drm_i915_private *dev_priv,
2539 struct drm_i915_fence_reg *fence)
2540{
2541 return fence - dev_priv->fence_regs;
2542}
2543
2544static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2545 struct drm_i915_fence_reg *fence,
2546 bool enable)
2547{
2548 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2549 int reg = fence_number(dev_priv, fence);
2550
2551 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2552
2553 if (enable) {
2554 obj->fence_reg = reg;
2555 fence->obj = obj;
2556 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2557 } else {
2558 obj->fence_reg = I915_FENCE_REG_NONE;
2559 fence->obj = NULL;
2560 list_del_init(&fence->lru_list);
2561 }
2562}
2563
Chris Wilsond9e86c02010-11-10 16:40:20 +00002564static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002565i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002566{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002567 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002568 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002569 if (ret)
2570 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002571
2572 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002573 }
2574
Chris Wilson63256ec2011-01-04 18:42:07 +00002575 /* Ensure that all CPU reads are completed before installing a fence
2576 * and all writes before removing the fence.
2577 */
2578 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2579 mb();
2580
Chris Wilson86d5bc32012-07-20 12:41:04 +01002581 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002582 return 0;
2583}
2584
2585int
2586i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2587{
Chris Wilson61050802012-04-17 15:31:31 +01002588 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002589 int ret;
2590
Chris Wilsona360bb12012-04-17 15:31:25 +01002591 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002592 if (ret)
2593 return ret;
2594
Chris Wilson61050802012-04-17 15:31:31 +01002595 if (obj->fence_reg == I915_FENCE_REG_NONE)
2596 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002597
Chris Wilson61050802012-04-17 15:31:31 +01002598 i915_gem_object_update_fence(obj,
2599 &dev_priv->fence_regs[obj->fence_reg],
2600 false);
2601 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002602
2603 return 0;
2604}
2605
2606static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002607i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002608{
Daniel Vetterae3db242010-02-19 11:51:58 +01002609 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002610 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002611 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002612
2613 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002614 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002615 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2616 reg = &dev_priv->fence_regs[i];
2617 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002618 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002619
Chris Wilson1690e1e2011-12-14 13:57:08 +01002620 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002621 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002622 }
2623
Chris Wilsond9e86c02010-11-10 16:40:20 +00002624 if (avail == NULL)
2625 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002626
2627 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002628 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002629 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002630 continue;
2631
Chris Wilson8fe301a2012-04-17 15:31:28 +01002632 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002633 }
2634
Chris Wilson8fe301a2012-04-17 15:31:28 +01002635 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002636}
2637
Jesse Barnesde151cf2008-11-12 10:03:55 -08002638/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002639 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002640 * @obj: object to map through a fence reg
2641 *
2642 * When mapping objects through the GTT, userspace wants to be able to write
2643 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002644 * This function walks the fence regs looking for a free one for @obj,
2645 * stealing one if it can't find any.
2646 *
2647 * It then sets up the reg based on the object's properties: address, pitch
2648 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002649 *
2650 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002651 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002652int
Chris Wilson06d98132012-04-17 15:31:24 +01002653i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002654{
Chris Wilson05394f32010-11-08 19:18:58 +00002655 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002656 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002657 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002658 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002659 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002660
Chris Wilson14415742012-04-17 15:31:33 +01002661 /* Have we updated the tiling parameters upon the object and so
2662 * will need to serialise the write to the associated fence register?
2663 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002664 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002665 ret = i915_gem_object_flush_fence(obj);
2666 if (ret)
2667 return ret;
2668 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002669
Chris Wilsond9e86c02010-11-10 16:40:20 +00002670 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002671 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2672 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002673 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002674 list_move_tail(&reg->lru_list,
2675 &dev_priv->mm.fence_list);
2676 return 0;
2677 }
2678 } else if (enable) {
2679 reg = i915_find_fence_reg(dev);
2680 if (reg == NULL)
2681 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002682
Chris Wilson14415742012-04-17 15:31:33 +01002683 if (reg->obj) {
2684 struct drm_i915_gem_object *old = reg->obj;
2685
2686 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002687 if (ret)
2688 return ret;
2689
Chris Wilson14415742012-04-17 15:31:33 +01002690 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002691 }
Chris Wilson14415742012-04-17 15:31:33 +01002692 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002693 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002694
Chris Wilson14415742012-04-17 15:31:33 +01002695 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002696 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002697
Chris Wilson9ce079e2012-04-17 15:31:30 +01002698 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002699}
2700
Chris Wilson42d6ab42012-07-26 11:49:32 +01002701static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2702 struct drm_mm_node *gtt_space,
2703 unsigned long cache_level)
2704{
2705 struct drm_mm_node *other;
2706
2707 /* On non-LLC machines we have to be careful when putting differing
2708 * types of snoopable memory together to avoid the prefetcher
2709 * crossing memory domains and dieing.
2710 */
2711 if (HAS_LLC(dev))
2712 return true;
2713
2714 if (gtt_space == NULL)
2715 return true;
2716
2717 if (list_empty(&gtt_space->node_list))
2718 return true;
2719
2720 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2721 if (other->allocated && !other->hole_follows && other->color != cache_level)
2722 return false;
2723
2724 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2725 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2726 return false;
2727
2728 return true;
2729}
2730
2731static void i915_gem_verify_gtt(struct drm_device *dev)
2732{
2733#if WATCH_GTT
2734 struct drm_i915_private *dev_priv = dev->dev_private;
2735 struct drm_i915_gem_object *obj;
2736 int err = 0;
2737
2738 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2739 if (obj->gtt_space == NULL) {
2740 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2741 err++;
2742 continue;
2743 }
2744
2745 if (obj->cache_level != obj->gtt_space->color) {
2746 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2747 obj->gtt_space->start,
2748 obj->gtt_space->start + obj->gtt_space->size,
2749 obj->cache_level,
2750 obj->gtt_space->color);
2751 err++;
2752 continue;
2753 }
2754
2755 if (!i915_gem_valid_gtt_space(dev,
2756 obj->gtt_space,
2757 obj->cache_level)) {
2758 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2759 obj->gtt_space->start,
2760 obj->gtt_space->start + obj->gtt_space->size,
2761 obj->cache_level);
2762 err++;
2763 continue;
2764 }
2765 }
2766
2767 WARN_ON(err);
2768#endif
2769}
2770
Jesse Barnesde151cf2008-11-12 10:03:55 -08002771/**
Eric Anholt673a3942008-07-30 12:06:12 -07002772 * Finds free space in the GTT aperture and binds the object there.
2773 */
2774static int
Chris Wilson05394f32010-11-08 19:18:58 +00002775i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002776 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002777 bool map_and_fenceable,
2778 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002779{
Chris Wilson05394f32010-11-08 19:18:58 +00002780 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002781 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002782 struct drm_mm_node *free_space;
Daniel Vetter5e783302010-11-14 22:32:36 +01002783 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002784 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002785 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002786
Chris Wilson05394f32010-11-08 19:18:58 +00002787 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002788 DRM_ERROR("Attempting to bind a purgeable object\n");
2789 return -EINVAL;
2790 }
2791
Chris Wilsone28f8712011-07-18 13:11:49 -07002792 fence_size = i915_gem_get_gtt_size(dev,
2793 obj->base.size,
2794 obj->tiling_mode);
2795 fence_alignment = i915_gem_get_gtt_alignment(dev,
2796 obj->base.size,
2797 obj->tiling_mode);
2798 unfenced_alignment =
2799 i915_gem_get_unfenced_gtt_alignment(dev,
2800 obj->base.size,
2801 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002802
Eric Anholt673a3942008-07-30 12:06:12 -07002803 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002804 alignment = map_and_fenceable ? fence_alignment :
2805 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002806 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002807 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2808 return -EINVAL;
2809 }
2810
Chris Wilson05394f32010-11-08 19:18:58 +00002811 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002812
Chris Wilson654fc602010-05-27 13:18:21 +01002813 /* If the object is bigger than the entire aperture, reject it early
2814 * before evicting everything in a vain attempt to find space.
2815 */
Chris Wilson05394f32010-11-08 19:18:58 +00002816 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002817 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002818 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2819 return -E2BIG;
2820 }
2821
Chris Wilson6c085a72012-08-20 11:40:46 +02002822 ret = i915_gem_object_get_pages_gtt(obj);
2823 if (ret)
2824 return ret;
2825
Eric Anholt673a3942008-07-30 12:06:12 -07002826 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002827 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002828 free_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002829 drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
2830 size, alignment, obj->cache_level,
2831 0, dev_priv->mm.gtt_mappable_end,
2832 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002833 else
Chris Wilson42d6ab42012-07-26 11:49:32 +01002834 free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
2835 size, alignment, obj->cache_level,
2836 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002837
2838 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002839 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002840 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002841 drm_mm_get_block_range_generic(free_space,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002842 size, alignment, obj->cache_level,
Chris Wilson6b9d89b2012-07-10 11:15:23 +01002843 0, dev_priv->mm.gtt_mappable_end,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002844 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002845 else
Chris Wilson05394f32010-11-08 19:18:58 +00002846 obj->gtt_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002847 drm_mm_get_block_generic(free_space,
2848 size, alignment, obj->cache_level,
2849 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002850 }
Chris Wilson05394f32010-11-08 19:18:58 +00002851 if (obj->gtt_space == NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002852 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002853 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002854 map_and_fenceable,
2855 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01002856 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002857 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002858
Eric Anholt673a3942008-07-30 12:06:12 -07002859 goto search_free;
2860 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01002861 if (WARN_ON(!i915_gem_valid_gtt_space(dev,
2862 obj->gtt_space,
2863 obj->cache_level))) {
2864 drm_mm_put_block(obj->gtt_space);
2865 obj->gtt_space = NULL;
2866 return -EINVAL;
2867 }
Eric Anholt673a3942008-07-30 12:06:12 -07002868
Eric Anholt673a3942008-07-30 12:06:12 -07002869
Daniel Vetter74163902012-02-15 23:50:21 +01002870 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002871 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002872 drm_mm_put_block(obj->gtt_space);
2873 obj->gtt_space = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002874 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002875 }
Eric Anholt673a3942008-07-30 12:06:12 -07002876
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002877 if (!dev_priv->mm.aliasing_ppgtt)
2878 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002879
Chris Wilson6c085a72012-08-20 11:40:46 +02002880 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002881 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002882
Chris Wilson6299f992010-11-24 12:23:44 +00002883 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002884
Daniel Vetter75e9e912010-11-04 17:11:09 +01002885 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002886 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002887 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002888
Daniel Vetter75e9e912010-11-04 17:11:09 +01002889 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002890 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002891
Chris Wilson05394f32010-11-08 19:18:58 +00002892 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002893
Chris Wilsondb53a302011-02-03 11:57:46 +00002894 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002895 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002896 return 0;
2897}
2898
2899void
Chris Wilson05394f32010-11-08 19:18:58 +00002900i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002901{
Eric Anholt673a3942008-07-30 12:06:12 -07002902 /* If we don't have a page list set up, then we're not pinned
2903 * to GPU, and we can ignore the cache flush because it'll happen
2904 * again at bind time.
2905 */
Chris Wilson05394f32010-11-08 19:18:58 +00002906 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002907 return;
2908
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002909 /* If the GPU is snooping the contents of the CPU cache,
2910 * we do not need to manually clear the CPU cache lines. However,
2911 * the caches are only snooped when the render cache is
2912 * flushed/invalidated. As we always have to emit invalidations
2913 * and flushes when moving into and out of the RENDER domain, correct
2914 * snooping behaviour occurs naturally as the result of our domain
2915 * tracking.
2916 */
2917 if (obj->cache_level != I915_CACHE_NONE)
2918 return;
2919
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002920 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002921
Chris Wilson05394f32010-11-08 19:18:58 +00002922 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002923}
2924
Eric Anholte47c68e2008-11-14 13:35:19 -08002925/** Flushes the GTT write domain for the object if it's dirty. */
2926static void
Chris Wilson05394f32010-11-08 19:18:58 +00002927i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002928{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002929 uint32_t old_write_domain;
2930
Chris Wilson05394f32010-11-08 19:18:58 +00002931 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002932 return;
2933
Chris Wilson63256ec2011-01-04 18:42:07 +00002934 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002935 * to it immediately go to main memory as far as we know, so there's
2936 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002937 *
2938 * However, we do have to enforce the order so that all writes through
2939 * the GTT land before any writes to the device, such as updates to
2940 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002941 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002942 wmb();
2943
Chris Wilson05394f32010-11-08 19:18:58 +00002944 old_write_domain = obj->base.write_domain;
2945 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002946
2947 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002948 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002949 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002950}
2951
2952/** Flushes the CPU write domain for the object if it's dirty. */
2953static void
Chris Wilson05394f32010-11-08 19:18:58 +00002954i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002955{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002956 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002957
Chris Wilson05394f32010-11-08 19:18:58 +00002958 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002959 return;
2960
2961 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002962 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002963 old_write_domain = obj->base.write_domain;
2964 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002965
2966 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002967 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002968 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002969}
2970
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002971/**
2972 * Moves a single object to the GTT read, and possibly write domain.
2973 *
2974 * This function returns when the move is complete, including waiting on
2975 * flushes to occur.
2976 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002977int
Chris Wilson20217462010-11-23 15:26:33 +00002978i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002979{
Chris Wilson8325a092012-04-24 15:52:35 +01002980 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002981 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002982 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002983
Eric Anholt02354392008-11-26 13:58:13 -08002984 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002985 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002986 return -EINVAL;
2987
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002988 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2989 return 0;
2990
Chris Wilson0201f1e2012-07-20 12:41:01 +01002991 ret = i915_gem_object_wait_rendering(obj, !write);
2992 if (ret)
2993 return ret;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002994
Chris Wilson72133422010-09-13 23:56:38 +01002995 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002996
Chris Wilson05394f32010-11-08 19:18:58 +00002997 old_write_domain = obj->base.write_domain;
2998 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002999
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003000 /* It should now be out of any other write domains, and we can update
3001 * the domain values for our changes.
3002 */
Chris Wilson05394f32010-11-08 19:18:58 +00003003 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3004 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003005 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003006 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3007 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3008 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003009 }
3010
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003011 trace_i915_gem_object_change_domain(obj,
3012 old_read_domains,
3013 old_write_domain);
3014
Chris Wilson8325a092012-04-24 15:52:35 +01003015 /* And bump the LRU for this access */
3016 if (i915_gem_object_is_inactive(obj))
3017 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3018
Eric Anholte47c68e2008-11-14 13:35:19 -08003019 return 0;
3020}
3021
Chris Wilsone4ffd172011-04-04 09:44:39 +01003022int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3023 enum i915_cache_level cache_level)
3024{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003025 struct drm_device *dev = obj->base.dev;
3026 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003027 int ret;
3028
3029 if (obj->cache_level == cache_level)
3030 return 0;
3031
3032 if (obj->pin_count) {
3033 DRM_DEBUG("can not change the cache level of pinned objects\n");
3034 return -EBUSY;
3035 }
3036
Chris Wilson42d6ab42012-07-26 11:49:32 +01003037 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3038 ret = i915_gem_object_unbind(obj);
3039 if (ret)
3040 return ret;
3041 }
3042
Chris Wilsone4ffd172011-04-04 09:44:39 +01003043 if (obj->gtt_space) {
3044 ret = i915_gem_object_finish_gpu(obj);
3045 if (ret)
3046 return ret;
3047
3048 i915_gem_object_finish_gtt(obj);
3049
3050 /* Before SandyBridge, you could not use tiling or fence
3051 * registers with snooped memory, so relinquish any fences
3052 * currently pointing to our region in the aperture.
3053 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003054 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003055 ret = i915_gem_object_put_fence(obj);
3056 if (ret)
3057 return ret;
3058 }
3059
Daniel Vetter74898d72012-02-15 23:50:22 +01003060 if (obj->has_global_gtt_mapping)
3061 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003062 if (obj->has_aliasing_ppgtt_mapping)
3063 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3064 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003065
3066 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003067 }
3068
3069 if (cache_level == I915_CACHE_NONE) {
3070 u32 old_read_domains, old_write_domain;
3071
3072 /* If we're coming from LLC cached, then we haven't
3073 * actually been tracking whether the data is in the
3074 * CPU cache or not, since we only allow one bit set
3075 * in obj->write_domain and have been skipping the clflushes.
3076 * Just set it to the CPU cache for now.
3077 */
3078 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3079 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3080
3081 old_read_domains = obj->base.read_domains;
3082 old_write_domain = obj->base.write_domain;
3083
3084 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3085 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3086
3087 trace_i915_gem_object_change_domain(obj,
3088 old_read_domains,
3089 old_write_domain);
3090 }
3091
3092 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003093 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003094 return 0;
3095}
3096
Chris Wilsone6994ae2012-07-10 10:27:08 +01003097int i915_gem_get_cacheing_ioctl(struct drm_device *dev, void *data,
3098 struct drm_file *file)
3099{
3100 struct drm_i915_gem_cacheing *args = data;
3101 struct drm_i915_gem_object *obj;
3102 int ret;
3103
3104 ret = i915_mutex_lock_interruptible(dev);
3105 if (ret)
3106 return ret;
3107
3108 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3109 if (&obj->base == NULL) {
3110 ret = -ENOENT;
3111 goto unlock;
3112 }
3113
3114 args->cacheing = obj->cache_level != I915_CACHE_NONE;
3115
3116 drm_gem_object_unreference(&obj->base);
3117unlock:
3118 mutex_unlock(&dev->struct_mutex);
3119 return ret;
3120}
3121
3122int i915_gem_set_cacheing_ioctl(struct drm_device *dev, void *data,
3123 struct drm_file *file)
3124{
3125 struct drm_i915_gem_cacheing *args = data;
3126 struct drm_i915_gem_object *obj;
3127 enum i915_cache_level level;
3128 int ret;
3129
3130 ret = i915_mutex_lock_interruptible(dev);
3131 if (ret)
3132 return ret;
3133
3134 switch (args->cacheing) {
3135 case I915_CACHEING_NONE:
3136 level = I915_CACHE_NONE;
3137 break;
3138 case I915_CACHEING_CACHED:
3139 level = I915_CACHE_LLC;
3140 break;
3141 default:
3142 return -EINVAL;
3143 }
3144
3145 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3146 if (&obj->base == NULL) {
3147 ret = -ENOENT;
3148 goto unlock;
3149 }
3150
3151 ret = i915_gem_object_set_cache_level(obj, level);
3152
3153 drm_gem_object_unreference(&obj->base);
3154unlock:
3155 mutex_unlock(&dev->struct_mutex);
3156 return ret;
3157}
3158
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003159/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003160 * Prepare buffer for display plane (scanout, cursors, etc).
3161 * Can be called from an uninterruptible phase (modesetting) and allows
3162 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003163 */
3164int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003165i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3166 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003167 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003168{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003169 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003170 int ret;
3171
Chris Wilson0be73282010-12-06 14:36:27 +00003172 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003173 ret = i915_gem_object_sync(obj, pipelined);
3174 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003175 return ret;
3176 }
3177
Eric Anholta7ef0642011-03-29 16:59:54 -07003178 /* The display engine is not coherent with the LLC cache on gen6. As
3179 * a result, we make sure that the pinning that is about to occur is
3180 * done with uncached PTEs. This is lowest common denominator for all
3181 * chipsets.
3182 *
3183 * However for gen6+, we could do better by using the GFDT bit instead
3184 * of uncaching, which would allow us to flush all the LLC-cached data
3185 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3186 */
3187 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3188 if (ret)
3189 return ret;
3190
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003191 /* As the user may map the buffer once pinned in the display plane
3192 * (e.g. libkms for the bootup splash), we have to ensure that we
3193 * always use map_and_fenceable for all scanout buffers.
3194 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003195 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003196 if (ret)
3197 return ret;
3198
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003199 i915_gem_object_flush_cpu_write_domain(obj);
3200
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003201 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003202 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003203
3204 /* It should now be out of any other write domains, and we can update
3205 * the domain values for our changes.
3206 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003207 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003208 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003209
3210 trace_i915_gem_object_change_domain(obj,
3211 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003212 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003213
3214 return 0;
3215}
3216
Chris Wilson85345512010-11-13 09:49:11 +00003217int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003218i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003219{
Chris Wilson88241782011-01-07 17:09:48 +00003220 int ret;
3221
Chris Wilsona8198ee2011-04-13 22:04:09 +01003222 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003223 return 0;
3224
Chris Wilson0201f1e2012-07-20 12:41:01 +01003225 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003226 if (ret)
3227 return ret;
3228
Chris Wilsona8198ee2011-04-13 22:04:09 +01003229 /* Ensure that we invalidate the GPU's caches and TLBs. */
3230 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003231 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003232}
3233
Eric Anholte47c68e2008-11-14 13:35:19 -08003234/**
3235 * Moves a single object to the CPU read, and possibly write domain.
3236 *
3237 * This function returns when the move is complete, including waiting on
3238 * flushes to occur.
3239 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003240int
Chris Wilson919926a2010-11-12 13:42:53 +00003241i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003242{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003243 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003244 int ret;
3245
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003246 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3247 return 0;
3248
Chris Wilson0201f1e2012-07-20 12:41:01 +01003249 ret = i915_gem_object_wait_rendering(obj, !write);
3250 if (ret)
3251 return ret;
Eric Anholte47c68e2008-11-14 13:35:19 -08003252
3253 i915_gem_object_flush_gtt_write_domain(obj);
3254
Chris Wilson05394f32010-11-08 19:18:58 +00003255 old_write_domain = obj->base.write_domain;
3256 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003257
Eric Anholte47c68e2008-11-14 13:35:19 -08003258 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003259 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003260 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003261
Chris Wilson05394f32010-11-08 19:18:58 +00003262 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003263 }
3264
3265 /* It should now be out of any other write domains, and we can update
3266 * the domain values for our changes.
3267 */
Chris Wilson05394f32010-11-08 19:18:58 +00003268 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003269
3270 /* If we're writing through the CPU, then the GPU read domains will
3271 * need to be invalidated at next use.
3272 */
3273 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003274 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3275 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003276 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003277
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003278 trace_i915_gem_object_change_domain(obj,
3279 old_read_domains,
3280 old_write_domain);
3281
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003282 return 0;
3283}
3284
Eric Anholt673a3942008-07-30 12:06:12 -07003285/* Throttle our rendering by waiting until the ring has completed our requests
3286 * emitted over 20 msec ago.
3287 *
Eric Anholtb9624422009-06-03 07:27:35 +00003288 * Note that if we were to use the current jiffies each time around the loop,
3289 * we wouldn't escape the function with any frames outstanding if the time to
3290 * render a frame was over 20ms.
3291 *
Eric Anholt673a3942008-07-30 12:06:12 -07003292 * This should get us reasonable parallelism between CPU and GPU but also
3293 * relatively low latency when blocking on a particular request to finish.
3294 */
3295static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003296i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003297{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003298 struct drm_i915_private *dev_priv = dev->dev_private;
3299 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003300 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003301 struct drm_i915_gem_request *request;
3302 struct intel_ring_buffer *ring = NULL;
3303 u32 seqno = 0;
3304 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003305
Chris Wilsone110e8d2011-01-26 15:39:14 +00003306 if (atomic_read(&dev_priv->mm.wedged))
3307 return -EIO;
3308
Chris Wilson1c255952010-09-26 11:03:27 +01003309 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003310 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003311 if (time_after_eq(request->emitted_jiffies, recent_enough))
3312 break;
3313
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003314 ring = request->ring;
3315 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003316 }
Chris Wilson1c255952010-09-26 11:03:27 +01003317 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003318
3319 if (seqno == 0)
3320 return 0;
3321
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003322 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003323 if (ret == 0)
3324 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003325
Eric Anholt673a3942008-07-30 12:06:12 -07003326 return ret;
3327}
3328
Eric Anholt673a3942008-07-30 12:06:12 -07003329int
Chris Wilson05394f32010-11-08 19:18:58 +00003330i915_gem_object_pin(struct drm_i915_gem_object *obj,
3331 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003332 bool map_and_fenceable,
3333 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003334{
Eric Anholt673a3942008-07-30 12:06:12 -07003335 int ret;
3336
Chris Wilson05394f32010-11-08 19:18:58 +00003337 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003338
Chris Wilson05394f32010-11-08 19:18:58 +00003339 if (obj->gtt_space != NULL) {
3340 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3341 (map_and_fenceable && !obj->map_and_fenceable)) {
3342 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003343 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003344 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3345 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003346 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003347 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003348 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003349 ret = i915_gem_object_unbind(obj);
3350 if (ret)
3351 return ret;
3352 }
3353 }
3354
Chris Wilson05394f32010-11-08 19:18:58 +00003355 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003356 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003357 map_and_fenceable,
3358 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003359 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003360 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003361 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003362
Daniel Vetter74898d72012-02-15 23:50:22 +01003363 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3364 i915_gem_gtt_bind_object(obj, obj->cache_level);
3365
Chris Wilson1b502472012-04-24 15:47:30 +01003366 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003367 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003368
3369 return 0;
3370}
3371
3372void
Chris Wilson05394f32010-11-08 19:18:58 +00003373i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003374{
Chris Wilson05394f32010-11-08 19:18:58 +00003375 BUG_ON(obj->pin_count == 0);
3376 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003377
Chris Wilson1b502472012-04-24 15:47:30 +01003378 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003379 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003380}
3381
3382int
3383i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003384 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003385{
3386 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003387 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003388 int ret;
3389
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003390 ret = i915_mutex_lock_interruptible(dev);
3391 if (ret)
3392 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003393
Chris Wilson05394f32010-11-08 19:18:58 +00003394 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003395 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003396 ret = -ENOENT;
3397 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003398 }
Eric Anholt673a3942008-07-30 12:06:12 -07003399
Chris Wilson05394f32010-11-08 19:18:58 +00003400 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003401 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003402 ret = -EINVAL;
3403 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003404 }
3405
Chris Wilson05394f32010-11-08 19:18:58 +00003406 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003407 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3408 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003409 ret = -EINVAL;
3410 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003411 }
3412
Chris Wilson05394f32010-11-08 19:18:58 +00003413 obj->user_pin_count++;
3414 obj->pin_filp = file;
3415 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003416 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003417 if (ret)
3418 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003419 }
3420
3421 /* XXX - flush the CPU caches for pinned objects
3422 * as the X server doesn't manage domains yet
3423 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003424 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003425 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003426out:
Chris Wilson05394f32010-11-08 19:18:58 +00003427 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003428unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003429 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003430 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003431}
3432
3433int
3434i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003435 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003436{
3437 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003438 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003439 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003440
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003441 ret = i915_mutex_lock_interruptible(dev);
3442 if (ret)
3443 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003444
Chris Wilson05394f32010-11-08 19:18:58 +00003445 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003446 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003447 ret = -ENOENT;
3448 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003449 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003450
Chris Wilson05394f32010-11-08 19:18:58 +00003451 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003452 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3453 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003454 ret = -EINVAL;
3455 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003456 }
Chris Wilson05394f32010-11-08 19:18:58 +00003457 obj->user_pin_count--;
3458 if (obj->user_pin_count == 0) {
3459 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003460 i915_gem_object_unpin(obj);
3461 }
Eric Anholt673a3942008-07-30 12:06:12 -07003462
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003463out:
Chris Wilson05394f32010-11-08 19:18:58 +00003464 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003465unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003466 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003467 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003468}
3469
3470int
3471i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003472 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003473{
3474 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003475 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003476 int ret;
3477
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003478 ret = i915_mutex_lock_interruptible(dev);
3479 if (ret)
3480 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003481
Chris Wilson05394f32010-11-08 19:18:58 +00003482 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003483 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003484 ret = -ENOENT;
3485 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003486 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003487
Chris Wilson0be555b2010-08-04 15:36:30 +01003488 /* Count all active objects as busy, even if they are currently not used
3489 * by the gpu. Users of this interface expect objects to eventually
3490 * become non-busy without any further actions, therefore emit any
3491 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003492 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003493 ret = i915_gem_object_flush_active(obj);
3494
Chris Wilson05394f32010-11-08 19:18:58 +00003495 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003496 if (obj->ring) {
3497 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3498 args->busy |= intel_ring_flag(obj->ring) << 16;
3499 }
Eric Anholt673a3942008-07-30 12:06:12 -07003500
Chris Wilson05394f32010-11-08 19:18:58 +00003501 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003502unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003503 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003504 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003505}
3506
3507int
3508i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3509 struct drm_file *file_priv)
3510{
Akshay Joshi0206e352011-08-16 15:34:10 -04003511 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003512}
3513
Chris Wilson3ef94da2009-09-14 16:50:29 +01003514int
3515i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3516 struct drm_file *file_priv)
3517{
3518 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003519 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003520 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003521
3522 switch (args->madv) {
3523 case I915_MADV_DONTNEED:
3524 case I915_MADV_WILLNEED:
3525 break;
3526 default:
3527 return -EINVAL;
3528 }
3529
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003530 ret = i915_mutex_lock_interruptible(dev);
3531 if (ret)
3532 return ret;
3533
Chris Wilson05394f32010-11-08 19:18:58 +00003534 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003535 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003536 ret = -ENOENT;
3537 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003538 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003539
Chris Wilson05394f32010-11-08 19:18:58 +00003540 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003541 ret = -EINVAL;
3542 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003543 }
3544
Chris Wilson05394f32010-11-08 19:18:58 +00003545 if (obj->madv != __I915_MADV_PURGED)
3546 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003547
Chris Wilson6c085a72012-08-20 11:40:46 +02003548 /* if the object is no longer attached, discard its backing storage */
3549 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003550 i915_gem_object_truncate(obj);
3551
Chris Wilson05394f32010-11-08 19:18:58 +00003552 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003553
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003554out:
Chris Wilson05394f32010-11-08 19:18:58 +00003555 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003556unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003557 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003558 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003559}
3560
Chris Wilson0327d6b2012-08-11 15:41:06 +01003561void i915_gem_object_init(struct drm_i915_gem_object *obj)
3562{
3563 obj->base.driver_private = NULL;
3564
3565 INIT_LIST_HEAD(&obj->mm_list);
3566 INIT_LIST_HEAD(&obj->gtt_list);
3567 INIT_LIST_HEAD(&obj->ring_list);
3568 INIT_LIST_HEAD(&obj->exec_list);
3569
3570 obj->fence_reg = I915_FENCE_REG_NONE;
3571 obj->madv = I915_MADV_WILLNEED;
3572 /* Avoid an unnecessary call to unbind on the first bind. */
3573 obj->map_and_fenceable = true;
3574
3575 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3576}
3577
Chris Wilson05394f32010-11-08 19:18:58 +00003578struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3579 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003580{
Daniel Vetterc397b902010-04-09 19:05:07 +00003581 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003582 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003583 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003584
3585 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3586 if (obj == NULL)
3587 return NULL;
3588
3589 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3590 kfree(obj);
3591 return NULL;
3592 }
3593
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003594 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3595 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3596 /* 965gm cannot relocate objects above 4GiB. */
3597 mask &= ~__GFP_HIGHMEM;
3598 mask |= __GFP_DMA32;
3599 }
3600
Hugh Dickins5949eac2011-06-27 16:18:18 -07003601 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003602 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003603
Chris Wilson0327d6b2012-08-11 15:41:06 +01003604 i915_gem_object_init(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +01003605
Daniel Vetterc397b902010-04-09 19:05:07 +00003606 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3607 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3608
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003609 if (HAS_LLC(dev)) {
3610 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003611 * cache) for about a 10% performance improvement
3612 * compared to uncached. Graphics requests other than
3613 * display scanout are coherent with the CPU in
3614 * accessing this cache. This means in this mode we
3615 * don't need to clflush on the CPU side, and on the
3616 * GPU side we only need to flush internal caches to
3617 * get data visible to the CPU.
3618 *
3619 * However, we maintain the display planes as UC, and so
3620 * need to rebind when first used as such.
3621 */
3622 obj->cache_level = I915_CACHE_LLC;
3623 } else
3624 obj->cache_level = I915_CACHE_NONE;
3625
Chris Wilson05394f32010-11-08 19:18:58 +00003626 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003627}
3628
Eric Anholt673a3942008-07-30 12:06:12 -07003629int i915_gem_init_object(struct drm_gem_object *obj)
3630{
Daniel Vetterc397b902010-04-09 19:05:07 +00003631 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003632
Eric Anholt673a3942008-07-30 12:06:12 -07003633 return 0;
3634}
3635
Chris Wilson1488fc02012-04-24 15:47:31 +01003636void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003637{
Chris Wilson1488fc02012-04-24 15:47:31 +01003638 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003639 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003640 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003641
Chris Wilson26e12f82011-03-20 11:20:19 +00003642 trace_i915_gem_object_destroy(obj);
3643
Daniel Vetter1286ff72012-05-10 15:25:09 +02003644 if (gem_obj->import_attach)
3645 drm_prime_gem_destroy(gem_obj, obj->sg_table);
3646
Chris Wilson1488fc02012-04-24 15:47:31 +01003647 if (obj->phys_obj)
3648 i915_gem_detach_phys_object(dev, obj);
3649
3650 obj->pin_count = 0;
3651 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3652 bool was_interruptible;
3653
3654 was_interruptible = dev_priv->mm.interruptible;
3655 dev_priv->mm.interruptible = false;
3656
3657 WARN_ON(i915_gem_object_unbind(obj));
3658
3659 dev_priv->mm.interruptible = was_interruptible;
3660 }
3661
Chris Wilson6c085a72012-08-20 11:40:46 +02003662 i915_gem_object_put_pages_gtt(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003663 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003664
Chris Wilson05394f32010-11-08 19:18:58 +00003665 drm_gem_object_release(&obj->base);
3666 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003667
Chris Wilson05394f32010-11-08 19:18:58 +00003668 kfree(obj->bit_17);
3669 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003670}
3671
Jesse Barnes5669fca2009-02-17 15:13:31 -08003672int
Eric Anholt673a3942008-07-30 12:06:12 -07003673i915_gem_idle(struct drm_device *dev)
3674{
3675 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003676 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003677
Keith Packard6dbe2772008-10-14 21:41:13 -07003678 mutex_lock(&dev->struct_mutex);
3679
Chris Wilson87acb0a2010-10-19 10:13:00 +01003680 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003681 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003682 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003683 }
Eric Anholt673a3942008-07-30 12:06:12 -07003684
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003685 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003686 if (ret) {
3687 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003688 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003689 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003690 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003691
Chris Wilson29105cc2010-01-07 10:39:13 +00003692 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003693 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003694 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003695
Chris Wilson312817a2010-11-22 11:50:11 +00003696 i915_gem_reset_fences(dev);
3697
Chris Wilson29105cc2010-01-07 10:39:13 +00003698 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3699 * We need to replace this with a semaphore, or something.
3700 * And not confound mm.suspended!
3701 */
3702 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003703 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003704
3705 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003706 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003707
Keith Packard6dbe2772008-10-14 21:41:13 -07003708 mutex_unlock(&dev->struct_mutex);
3709
Chris Wilson29105cc2010-01-07 10:39:13 +00003710 /* Cancel the retire work handler, which should be idle now. */
3711 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3712
Eric Anholt673a3942008-07-30 12:06:12 -07003713 return 0;
3714}
3715
Ben Widawskyb9524a12012-05-25 16:56:24 -07003716void i915_gem_l3_remap(struct drm_device *dev)
3717{
3718 drm_i915_private_t *dev_priv = dev->dev_private;
3719 u32 misccpctl;
3720 int i;
3721
3722 if (!IS_IVYBRIDGE(dev))
3723 return;
3724
3725 if (!dev_priv->mm.l3_remap_info)
3726 return;
3727
3728 misccpctl = I915_READ(GEN7_MISCCPCTL);
3729 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3730 POSTING_READ(GEN7_MISCCPCTL);
3731
3732 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3733 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3734 if (remap && remap != dev_priv->mm.l3_remap_info[i/4])
3735 DRM_DEBUG("0x%x was already programmed to %x\n",
3736 GEN7_L3LOG_BASE + i, remap);
3737 if (remap && !dev_priv->mm.l3_remap_info[i/4])
3738 DRM_DEBUG_DRIVER("Clearing remapped register\n");
3739 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->mm.l3_remap_info[i/4]);
3740 }
3741
3742 /* Make sure all the writes land before disabling dop clock gating */
3743 POSTING_READ(GEN7_L3LOG_BASE);
3744
3745 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3746}
3747
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003748void i915_gem_init_swizzling(struct drm_device *dev)
3749{
3750 drm_i915_private_t *dev_priv = dev->dev_private;
3751
Daniel Vetter11782b02012-01-31 16:47:55 +01003752 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003753 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3754 return;
3755
3756 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3757 DISP_TILE_SURFACE_SWIZZLING);
3758
Daniel Vetter11782b02012-01-31 16:47:55 +01003759 if (IS_GEN5(dev))
3760 return;
3761
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003762 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3763 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003764 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003765 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003766 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003767}
Daniel Vettere21af882012-02-09 20:53:27 +01003768
3769void i915_gem_init_ppgtt(struct drm_device *dev)
3770{
3771 drm_i915_private_t *dev_priv = dev->dev_private;
3772 uint32_t pd_offset;
3773 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003774 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3775 uint32_t __iomem *pd_addr;
3776 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003777 int i;
3778
3779 if (!dev_priv->mm.aliasing_ppgtt)
3780 return;
3781
Daniel Vetter55a254a2012-03-22 00:14:43 +01003782
3783 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3784 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3785 dma_addr_t pt_addr;
3786
3787 if (dev_priv->mm.gtt->needs_dmar)
3788 pt_addr = ppgtt->pt_dma_addr[i];
3789 else
3790 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3791
3792 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3793 pd_entry |= GEN6_PDE_VALID;
3794
3795 writel(pd_entry, pd_addr + i);
3796 }
3797 readl(pd_addr);
3798
3799 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003800 pd_offset /= 64; /* in cachelines, */
3801 pd_offset <<= 16;
3802
3803 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003804 uint32_t ecochk, gab_ctl, ecobits;
3805
3806 ecobits = I915_READ(GAC_ECO_BITS);
3807 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003808
3809 gab_ctl = I915_READ(GAB_CTL);
3810 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3811
3812 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003813 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3814 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003815 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003816 } else if (INTEL_INFO(dev)->gen >= 7) {
3817 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3818 /* GFX_MODE is per-ring on gen7+ */
3819 }
3820
Chris Wilsonb4519512012-05-11 14:29:30 +01003821 for_each_ring(ring, dev_priv, i) {
Daniel Vettere21af882012-02-09 20:53:27 +01003822 if (INTEL_INFO(dev)->gen >= 7)
3823 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003824 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003825
3826 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3827 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3828 }
3829}
3830
Chris Wilson67b1b572012-07-05 23:49:40 +01003831static bool
3832intel_enable_blt(struct drm_device *dev)
3833{
3834 if (!HAS_BLT(dev))
3835 return false;
3836
3837 /* The blitter was dysfunctional on early prototypes */
3838 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3839 DRM_INFO("BLT not supported on this pre-production hardware;"
3840 " graphics performance will be degraded.\n");
3841 return false;
3842 }
3843
3844 return true;
3845}
3846
Eric Anholt673a3942008-07-30 12:06:12 -07003847int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003848i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003849{
3850 drm_i915_private_t *dev_priv = dev->dev_private;
3851 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003852
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003853 if (!intel_enable_gtt())
3854 return -EIO;
3855
Ben Widawskyb9524a12012-05-25 16:56:24 -07003856 i915_gem_l3_remap(dev);
3857
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003858 i915_gem_init_swizzling(dev);
3859
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003860 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003861 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003862 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003863
3864 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003865 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003866 if (ret)
3867 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003868 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003869
Chris Wilson67b1b572012-07-05 23:49:40 +01003870 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003871 ret = intel_init_blt_ring_buffer(dev);
3872 if (ret)
3873 goto cleanup_bsd_ring;
3874 }
3875
Chris Wilson6f392d52010-08-07 11:01:22 +01003876 dev_priv->next_seqno = 1;
3877
Ben Widawsky254f9652012-06-04 14:42:42 -07003878 /*
3879 * XXX: There was some w/a described somewhere suggesting loading
3880 * contexts before PPGTT.
3881 */
3882 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003883 i915_gem_init_ppgtt(dev);
3884
Chris Wilson68f95ba2010-05-27 13:18:22 +01003885 return 0;
3886
Chris Wilson549f7362010-10-19 11:19:32 +01003887cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003888 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003889cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003890 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003891 return ret;
3892}
3893
Chris Wilson1070a422012-04-24 15:47:41 +01003894static bool
3895intel_enable_ppgtt(struct drm_device *dev)
3896{
3897 if (i915_enable_ppgtt >= 0)
3898 return i915_enable_ppgtt;
3899
3900#ifdef CONFIG_INTEL_IOMMU
3901 /* Disable ppgtt on SNB if VT-d is on. */
3902 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
3903 return false;
3904#endif
3905
3906 return true;
3907}
3908
3909int i915_gem_init(struct drm_device *dev)
3910{
3911 struct drm_i915_private *dev_priv = dev->dev_private;
3912 unsigned long gtt_size, mappable_size;
3913 int ret;
3914
3915 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
3916 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
3917
3918 mutex_lock(&dev->struct_mutex);
3919 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
3920 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
3921 * aperture accordingly when using aliasing ppgtt. */
3922 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
3923
3924 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
3925
3926 ret = i915_gem_init_aliasing_ppgtt(dev);
3927 if (ret) {
3928 mutex_unlock(&dev->struct_mutex);
3929 return ret;
3930 }
3931 } else {
3932 /* Let GEM Manage all of the aperture.
3933 *
3934 * However, leave one page at the end still bound to the scratch
3935 * page. There are a number of places where the hardware
3936 * apparently prefetches past the end of the object, and we've
3937 * seen multiple hangs with the GPU head pointer stuck in a
3938 * batchbuffer bound at the last page of the aperture. One page
3939 * should be enough to keep any prefetching inside of the
3940 * aperture.
3941 */
3942 i915_gem_init_global_gtt(dev, 0, mappable_size,
3943 gtt_size);
3944 }
3945
3946 ret = i915_gem_init_hw(dev);
3947 mutex_unlock(&dev->struct_mutex);
3948 if (ret) {
3949 i915_gem_cleanup_aliasing_ppgtt(dev);
3950 return ret;
3951 }
3952
Daniel Vetter53ca26c2012-04-26 23:28:03 +02003953 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
3954 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3955 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01003956 return 0;
3957}
3958
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003959void
3960i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3961{
3962 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003963 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003964 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003965
Chris Wilsonb4519512012-05-11 14:29:30 +01003966 for_each_ring(ring, dev_priv, i)
3967 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003968}
3969
3970int
Eric Anholt673a3942008-07-30 12:06:12 -07003971i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3972 struct drm_file *file_priv)
3973{
3974 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003975 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003976
Jesse Barnes79e53942008-11-07 14:24:08 -08003977 if (drm_core_check_feature(dev, DRIVER_MODESET))
3978 return 0;
3979
Ben Gamariba1234d2009-09-14 17:48:47 -04003980 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003981 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003982 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003983 }
3984
Eric Anholt673a3942008-07-30 12:06:12 -07003985 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003986 dev_priv->mm.suspended = 0;
3987
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003988 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003989 if (ret != 0) {
3990 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003991 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003992 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003993
Chris Wilson69dc4982010-10-19 10:36:51 +01003994 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003995 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003996 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003997
Chris Wilson5f353082010-06-07 14:03:03 +01003998 ret = drm_irq_install(dev);
3999 if (ret)
4000 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004001
Eric Anholt673a3942008-07-30 12:06:12 -07004002 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004003
4004cleanup_ringbuffer:
4005 mutex_lock(&dev->struct_mutex);
4006 i915_gem_cleanup_ringbuffer(dev);
4007 dev_priv->mm.suspended = 1;
4008 mutex_unlock(&dev->struct_mutex);
4009
4010 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004011}
4012
4013int
4014i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4015 struct drm_file *file_priv)
4016{
Jesse Barnes79e53942008-11-07 14:24:08 -08004017 if (drm_core_check_feature(dev, DRIVER_MODESET))
4018 return 0;
4019
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004020 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004021 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004022}
4023
4024void
4025i915_gem_lastclose(struct drm_device *dev)
4026{
4027 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004028
Eric Anholte806b492009-01-22 09:56:58 -08004029 if (drm_core_check_feature(dev, DRIVER_MODESET))
4030 return;
4031
Keith Packard6dbe2772008-10-14 21:41:13 -07004032 ret = i915_gem_idle(dev);
4033 if (ret)
4034 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004035}
4036
Chris Wilson64193402010-10-24 12:38:05 +01004037static void
4038init_ring_lists(struct intel_ring_buffer *ring)
4039{
4040 INIT_LIST_HEAD(&ring->active_list);
4041 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004042}
4043
Eric Anholt673a3942008-07-30 12:06:12 -07004044void
4045i915_gem_load(struct drm_device *dev)
4046{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004047 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004048 drm_i915_private_t *dev_priv = dev->dev_private;
4049
Chris Wilson69dc4982010-10-19 10:36:51 +01004050 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004051 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004052 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4053 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004054 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004055 for (i = 0; i < I915_NUM_RINGS; i++)
4056 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004057 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004058 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004059 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4060 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004061 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004062
Dave Airlie94400122010-07-20 13:15:31 +10004063 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4064 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004065 I915_WRITE(MI_ARB_STATE,
4066 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004067 }
4068
Chris Wilson72bfa192010-12-19 11:42:05 +00004069 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4070
Jesse Barnesde151cf2008-11-12 10:03:55 -08004071 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004072 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4073 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004074
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004075 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004076 dev_priv->num_fence_regs = 16;
4077 else
4078 dev_priv->num_fence_regs = 8;
4079
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004080 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004081 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004082
Eric Anholt673a3942008-07-30 12:06:12 -07004083 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004084 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004085
Chris Wilsonce453d82011-02-21 14:43:56 +00004086 dev_priv->mm.interruptible = true;
4087
Chris Wilson17250b72010-10-28 12:51:39 +01004088 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4089 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4090 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004091}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004092
4093/*
4094 * Create a physically contiguous memory object for this object
4095 * e.g. for cursor + overlay regs
4096 */
Chris Wilson995b6762010-08-20 13:23:26 +01004097static int i915_gem_init_phys_object(struct drm_device *dev,
4098 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004099{
4100 drm_i915_private_t *dev_priv = dev->dev_private;
4101 struct drm_i915_gem_phys_object *phys_obj;
4102 int ret;
4103
4104 if (dev_priv->mm.phys_objs[id - 1] || !size)
4105 return 0;
4106
Eric Anholt9a298b22009-03-24 12:23:04 -07004107 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004108 if (!phys_obj)
4109 return -ENOMEM;
4110
4111 phys_obj->id = id;
4112
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004113 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004114 if (!phys_obj->handle) {
4115 ret = -ENOMEM;
4116 goto kfree_obj;
4117 }
4118#ifdef CONFIG_X86
4119 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4120#endif
4121
4122 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4123
4124 return 0;
4125kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004126 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004127 return ret;
4128}
4129
Chris Wilson995b6762010-08-20 13:23:26 +01004130static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004131{
4132 drm_i915_private_t *dev_priv = dev->dev_private;
4133 struct drm_i915_gem_phys_object *phys_obj;
4134
4135 if (!dev_priv->mm.phys_objs[id - 1])
4136 return;
4137
4138 phys_obj = dev_priv->mm.phys_objs[id - 1];
4139 if (phys_obj->cur_obj) {
4140 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4141 }
4142
4143#ifdef CONFIG_X86
4144 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4145#endif
4146 drm_pci_free(dev, phys_obj->handle);
4147 kfree(phys_obj);
4148 dev_priv->mm.phys_objs[id - 1] = NULL;
4149}
4150
4151void i915_gem_free_all_phys_object(struct drm_device *dev)
4152{
4153 int i;
4154
Dave Airlie260883c2009-01-22 17:58:49 +10004155 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004156 i915_gem_free_phys_object(dev, i);
4157}
4158
4159void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004160 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004161{
Chris Wilson05394f32010-11-08 19:18:58 +00004162 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004163 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004164 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004165 int page_count;
4166
Chris Wilson05394f32010-11-08 19:18:58 +00004167 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004168 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004169 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004170
Chris Wilson05394f32010-11-08 19:18:58 +00004171 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004172 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004173 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004174 if (!IS_ERR(page)) {
4175 char *dst = kmap_atomic(page);
4176 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4177 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004178
Chris Wilsone5281cc2010-10-28 13:45:36 +01004179 drm_clflush_pages(&page, 1);
4180
4181 set_page_dirty(page);
4182 mark_page_accessed(page);
4183 page_cache_release(page);
4184 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004185 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004186 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004187
Chris Wilson05394f32010-11-08 19:18:58 +00004188 obj->phys_obj->cur_obj = NULL;
4189 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004190}
4191
4192int
4193i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004194 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004195 int id,
4196 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004197{
Chris Wilson05394f32010-11-08 19:18:58 +00004198 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004199 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004200 int ret = 0;
4201 int page_count;
4202 int i;
4203
4204 if (id > I915_MAX_PHYS_OBJECT)
4205 return -EINVAL;
4206
Chris Wilson05394f32010-11-08 19:18:58 +00004207 if (obj->phys_obj) {
4208 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004209 return 0;
4210 i915_gem_detach_phys_object(dev, obj);
4211 }
4212
Dave Airlie71acb5e2008-12-30 20:31:46 +10004213 /* create a new object */
4214 if (!dev_priv->mm.phys_objs[id - 1]) {
4215 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004216 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004217 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004218 DRM_ERROR("failed to init phys object %d size: %zu\n",
4219 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004220 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004221 }
4222 }
4223
4224 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004225 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4226 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004227
Chris Wilson05394f32010-11-08 19:18:58 +00004228 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004229
4230 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004231 struct page *page;
4232 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004233
Hugh Dickins5949eac2011-06-27 16:18:18 -07004234 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004235 if (IS_ERR(page))
4236 return PTR_ERR(page);
4237
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004238 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004239 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004240 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004241 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004242
4243 mark_page_accessed(page);
4244 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004245 }
4246
4247 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004248}
4249
4250static int
Chris Wilson05394f32010-11-08 19:18:58 +00004251i915_gem_phys_pwrite(struct drm_device *dev,
4252 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004253 struct drm_i915_gem_pwrite *args,
4254 struct drm_file *file_priv)
4255{
Chris Wilson05394f32010-11-08 19:18:58 +00004256 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004257 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004258
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004259 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4260 unsigned long unwritten;
4261
4262 /* The physical object once assigned is fixed for the lifetime
4263 * of the obj, so we can safely drop the lock and continue
4264 * to access vaddr.
4265 */
4266 mutex_unlock(&dev->struct_mutex);
4267 unwritten = copy_from_user(vaddr, user_data, args->size);
4268 mutex_lock(&dev->struct_mutex);
4269 if (unwritten)
4270 return -EFAULT;
4271 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004272
Daniel Vetter40ce6572010-11-05 18:12:18 +01004273 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004274 return 0;
4275}
Eric Anholtb9624422009-06-03 07:27:35 +00004276
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004277void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004278{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004279 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004280
4281 /* Clean up our request list when the client is going away, so that
4282 * later retire_requests won't dereference our soon-to-be-gone
4283 * file_priv.
4284 */
Chris Wilson1c255952010-09-26 11:03:27 +01004285 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004286 while (!list_empty(&file_priv->mm.request_list)) {
4287 struct drm_i915_gem_request *request;
4288
4289 request = list_first_entry(&file_priv->mm.request_list,
4290 struct drm_i915_gem_request,
4291 client_list);
4292 list_del(&request->client_list);
4293 request->file_priv = NULL;
4294 }
Chris Wilson1c255952010-09-26 11:03:27 +01004295 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004296}
Chris Wilson31169712009-09-14 16:50:28 +01004297
Chris Wilson31169712009-09-14 16:50:28 +01004298static int
Ying Han1495f232011-05-24 17:12:27 -07004299i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004300{
Chris Wilson17250b72010-10-28 12:51:39 +01004301 struct drm_i915_private *dev_priv =
4302 container_of(shrinker,
4303 struct drm_i915_private,
4304 mm.inactive_shrinker);
4305 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004306 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004307 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004308 int cnt;
4309
4310 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004311 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004312
Chris Wilson6c085a72012-08-20 11:40:46 +02004313 if (nr_to_scan) {
4314 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4315 if (nr_to_scan > 0)
4316 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004317 }
4318
Chris Wilson17250b72010-10-28 12:51:39 +01004319 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004320 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
4321 cnt += obj->base.size >> PAGE_SHIFT;
4322 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
4323 if (obj->pin_count == 0)
4324 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004325
Chris Wilson17250b72010-10-28 12:51:39 +01004326 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004327 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004328}