blob: ef461e7bbbe06a681a7c4ff50440d5f87d61a4d0 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002 * Support functions for OMAP GPIO
3 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01004 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010015#include <linux/init.h>
16#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/interrupt.h>
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +020018#include <linux/syscore_ops.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010019#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000020#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Benoit Cousson96751fc2012-02-01 16:01:39 +010022#include <linux/device.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080023#include <linux/pm_runtime.h>
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +053024#include <linux/pm.h>
Benoit Cousson384ebe12011-08-16 11:53:02 +020025#include <linux/of.h>
26#include <linux/of_device.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070027#include <linux/gpio.h>
Yegor Yefremov93700842014-04-24 08:57:39 +020028#include <linux/bitops.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070029#include <linux/platform_data/gpio-omap.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010030
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053031#define OFF_MODE 1
32
Charulatha V03e128c2011-05-05 19:58:01 +053033static LIST_HEAD(omap_gpio_list);
34
Charulatha V6d62e212011-04-18 15:06:51 +000035struct gpio_regs {
36 u32 irqenable1;
37 u32 irqenable2;
38 u32 wake_en;
39 u32 ctrl;
40 u32 oe;
41 u32 leveldetect0;
42 u32 leveldetect1;
43 u32 risingdetect;
44 u32 fallingdetect;
45 u32 dataout;
Nishanth Menonae547352011-09-09 19:08:58 +053046 u32 debounce;
47 u32 debounce_en;
Charulatha V6d62e212011-04-18 15:06:51 +000048};
49
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010050struct gpio_bank {
Charulatha V03e128c2011-05-05 19:58:01 +053051 struct list_head node;
Tony Lindgren92105bb2005-09-07 17:20:26 +010052 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010053 u16 irq;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080054 u32 non_wakeup_gpios;
55 u32 enabled_non_wakeup_gpios;
Charulatha V6d62e212011-04-18 15:06:51 +000056 struct gpio_regs context;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080057 u32 saved_datain;
Kevin Hilmanb144ff62008-01-16 21:56:15 -080058 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -080059 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010060 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -080061 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -080062 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -080063 u32 mod_usage;
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020064 u32 irq_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -080065 u32 dbck_enable_mask;
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +053066 bool dbck_enabled;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080067 struct device *dev;
Charulatha Vd0d665a2011-08-31 00:02:21 +053068 bool is_mpuio;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080069 bool dbck_flag;
Charulatha V0cde8d02011-05-05 20:15:16 +053070 bool loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -050071 bool context_valid;
Tony Lindgren5de62b82010-12-07 16:26:58 -080072 int stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -070073 u32 width;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053074 int context_loss_count;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053075 int power_mode;
76 bool workaround_enabled;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070077
78 void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053079 int (*get_context_loss_count)(struct device *dev);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070080
81 struct omap_gpio_reg_offs *regs;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010082};
83
Kevin Hilman129fd222011-04-22 07:59:07 -070084#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +020085#define GPIO_BIT(bank, gpio) (BIT(GPIO_INDEX(bank, gpio)))
Charulatha Vc8eef652011-05-02 15:21:42 +053086#define GPIO_MOD_CTRL_BIT BIT(0)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010087
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020088#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +020089#define LINE_USED(line, offset) (line & (BIT(offset)))
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020090
Benoit Cousson25db7112012-02-23 21:50:10 +010091static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
92{
Jon Hunterede4d7a2013-03-01 11:22:47 -060093 return bank->chip.base + gpio_irq;
94}
95
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +020096static inline struct gpio_bank *_irq_data_get_bank(struct irq_data *d)
Jon Hunterede4d7a2013-03-01 11:22:47 -060097{
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +020098 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
99 return container_of(chip, struct gpio_bank, chip);
Benoit Cousson25db7112012-02-23 21:50:10 +0100100}
101
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100102static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
103{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100104 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100105 u32 l;
106
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700107 reg += bank->regs->direction;
Victor Kamensky661553b2013-11-16 02:01:04 +0200108 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100109 if (is_input)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200110 l |= BIT(gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100111 else
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200112 l &= ~(BIT(gpio));
Victor Kamensky661553b2013-11-16 02:01:04 +0200113 writel_relaxed(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530114 bank->context.oe = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100115}
116
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700117
118/* set data out value using dedicate set/clear register */
119static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100120{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100121 void __iomem *reg = bank->base;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700122 u32 l = GPIO_BIT(bank, gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100123
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530124 if (enable) {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700125 reg += bank->regs->set_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530126 bank->context.dataout |= l;
127 } else {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700128 reg += bank->regs->clr_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530129 bank->context.dataout &= ~l;
130 }
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700131
Victor Kamensky661553b2013-11-16 02:01:04 +0200132 writel_relaxed(l, reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700133}
134
135/* set data out value using mask register */
136static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
137{
138 void __iomem *reg = bank->base + bank->regs->dataout;
139 u32 gpio_bit = GPIO_BIT(bank, gpio);
140 u32 l;
141
Victor Kamensky661553b2013-11-16 02:01:04 +0200142 l = readl_relaxed(reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700143 if (enable)
144 l |= gpio_bit;
145 else
146 l &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200147 writel_relaxed(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530148 bank->context.dataout = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100149}
150
Tarun Kanti DebBarma7fcca712012-02-27 11:46:09 +0530151static int _get_gpio_datain(struct gpio_bank *bank, int offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100152{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700153 void __iomem *reg = bank->base + bank->regs->datain;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100154
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200155 return (readl_relaxed(reg) & (BIT(offset))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100156}
157
Tarun Kanti DebBarma7fcca712012-02-27 11:46:09 +0530158static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300159{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700160 void __iomem *reg = bank->base + bank->regs->dataout;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300161
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200162 return (readl_relaxed(reg) & (BIT(offset))) != 0;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300163}
164
Kevin Hilmanece95282011-07-12 08:18:15 -0700165static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
166{
Victor Kamensky661553b2013-11-16 02:01:04 +0200167 int l = readl_relaxed(base + reg);
Kevin Hilmanece95282011-07-12 08:18:15 -0700168
Benoit Cousson862ff642012-02-01 15:58:56 +0100169 if (set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700170 l |= mask;
171 else
172 l &= ~mask;
173
Victor Kamensky661553b2013-11-16 02:01:04 +0200174 writel_relaxed(l, base + reg);
Kevin Hilmanece95282011-07-12 08:18:15 -0700175}
Tony Lindgren92105bb2005-09-07 17:20:26 +0100176
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530177static inline void _gpio_dbck_enable(struct gpio_bank *bank)
178{
179 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
Rajendra Nayak345477f2014-04-23 11:41:03 +0530180 clk_prepare_enable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530181 bank->dbck_enabled = true;
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300182
Victor Kamensky661553b2013-11-16 02:01:04 +0200183 writel_relaxed(bank->dbck_enable_mask,
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300184 bank->base + bank->regs->debounce_en);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530185 }
186}
187
188static inline void _gpio_dbck_disable(struct gpio_bank *bank)
189{
190 if (bank->dbck_enable_mask && bank->dbck_enabled) {
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300191 /*
192 * Disable debounce before cutting it's clock. If debounce is
193 * enabled but the clock is not, GPIO module seems to be unable
194 * to detect events and generate interrupts at least on OMAP3.
195 */
Victor Kamensky661553b2013-11-16 02:01:04 +0200196 writel_relaxed(0, bank->base + bank->regs->debounce_en);
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300197
Rajendra Nayak345477f2014-04-23 11:41:03 +0530198 clk_disable_unprepare(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530199 bank->dbck_enabled = false;
200 }
201}
202
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700203/**
204 * _set_gpio_debounce - low level gpio debounce time
205 * @bank: the gpio bank we're acting upon
206 * @gpio: the gpio number on this @gpio
207 * @debounce: debounce time to use
208 *
209 * OMAP's debounce time is in 31us steps so we need
210 * to convert and round up to the closest unit.
211 */
212static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
213 unsigned debounce)
214{
Kevin Hilman9942da02011-04-22 12:02:05 -0700215 void __iomem *reg;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700216 u32 val;
217 u32 l;
218
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800219 if (!bank->dbck_flag)
220 return;
221
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700222 if (debounce < 32)
223 debounce = 0x01;
224 else if (debounce > 7936)
225 debounce = 0xff;
226 else
227 debounce = (debounce / 0x1f) - 1;
228
Kevin Hilman129fd222011-04-22 07:59:07 -0700229 l = GPIO_BIT(bank, gpio);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700230
Rajendra Nayak345477f2014-04-23 11:41:03 +0530231 clk_prepare_enable(bank->dbck);
Kevin Hilman9942da02011-04-22 12:02:05 -0700232 reg = bank->base + bank->regs->debounce;
Victor Kamensky661553b2013-11-16 02:01:04 +0200233 writel_relaxed(debounce, reg);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700234
Kevin Hilman9942da02011-04-22 12:02:05 -0700235 reg = bank->base + bank->regs->debounce_en;
Victor Kamensky661553b2013-11-16 02:01:04 +0200236 val = readl_relaxed(reg);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700237
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530238 if (debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700239 val |= l;
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530240 else
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700241 val &= ~l;
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300242 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700243
Victor Kamensky661553b2013-11-16 02:01:04 +0200244 writel_relaxed(val, reg);
Rajendra Nayak345477f2014-04-23 11:41:03 +0530245 clk_disable_unprepare(bank->dbck);
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530246 /*
247 * Enable debounce clock per module.
248 * This call is mandatory because in omap_gpio_request() when
249 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
250 * runtime callbck fails to turn on dbck because dbck_enable_mask
251 * used within _gpio_dbck_enable() is still not initialized at
252 * that point. Therefore we have to enable dbck here.
253 */
254 _gpio_dbck_enable(bank);
Nishanth Menonae547352011-09-09 19:08:58 +0530255 if (bank->dbck_enable_mask) {
256 bank->context.debounce = debounce;
257 bank->context.debounce_en = val;
258 }
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700259}
260
Jon Hunterc9c55d92012-10-26 14:26:04 -0500261/**
262 * _clear_gpio_debounce - clear debounce settings for a gpio
263 * @bank: the gpio bank we're acting upon
264 * @gpio: the gpio number on this @gpio
265 *
266 * If a gpio is using debounce, then clear the debounce enable bit and if
267 * this is the only gpio in this bank using debounce, then clear the debounce
268 * time too. The debounce clock will also be disabled when calling this function
269 * if this is the only gpio in the bank using debounce.
270 */
271static void _clear_gpio_debounce(struct gpio_bank *bank, unsigned gpio)
272{
273 u32 gpio_bit = GPIO_BIT(bank, gpio);
274
275 if (!bank->dbck_flag)
276 return;
277
278 if (!(bank->dbck_enable_mask & gpio_bit))
279 return;
280
281 bank->dbck_enable_mask &= ~gpio_bit;
282 bank->context.debounce_en &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200283 writel_relaxed(bank->context.debounce_en,
Jon Hunterc9c55d92012-10-26 14:26:04 -0500284 bank->base + bank->regs->debounce_en);
285
286 if (!bank->dbck_enable_mask) {
287 bank->context.debounce = 0;
Victor Kamensky661553b2013-11-16 02:01:04 +0200288 writel_relaxed(bank->context.debounce, bank->base +
Jon Hunterc9c55d92012-10-26 14:26:04 -0500289 bank->regs->debounce);
Rajendra Nayak345477f2014-04-23 11:41:03 +0530290 clk_disable_unprepare(bank->dbck);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500291 bank->dbck_enabled = false;
292 }
293}
294
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530295static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
Tarun Kanti DebBarma00ece7e2011-11-25 15:41:06 +0530296 unsigned trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100297{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800298 void __iomem *base = bank->base;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200299 u32 gpio_bit = BIT(gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100300
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530301 _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
302 trigger & IRQ_TYPE_LEVEL_LOW);
303 _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
304 trigger & IRQ_TYPE_LEVEL_HIGH);
305 _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
306 trigger & IRQ_TYPE_EDGE_RISING);
307 _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
308 trigger & IRQ_TYPE_EDGE_FALLING);
309
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530310 bank->context.leveldetect0 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200311 readl_relaxed(bank->base + bank->regs->leveldetect0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530312 bank->context.leveldetect1 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200313 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530314 bank->context.risingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200315 readl_relaxed(bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530316 bank->context.fallingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200317 readl_relaxed(bank->base + bank->regs->fallingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530318
319 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530320 _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530321 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200322 readl_relaxed(bank->base + bank->regs->wkup_en);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530323 }
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530324
Ambresh K55b220c2011-06-15 13:40:45 -0700325 /* This part needs to be executed always for OMAP{34xx, 44xx} */
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530326 if (!bank->regs->irqctrl) {
327 /* On omap24xx proceed only when valid GPIO bit is set */
328 if (bank->non_wakeup_gpios) {
329 if (!(bank->non_wakeup_gpios & gpio_bit))
330 goto exit;
331 }
332
Chunqiu Wang699117a62009-06-24 17:13:39 +0000333 /*
334 * Log the edge gpio and manually trigger the IRQ
335 * after resume if the input level changes
336 * to avoid irq lost during PER RET/OFF mode
337 * Applies for omap2 non-wakeup gpio and all omap3 gpios
338 */
339 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800340 bank->enabled_non_wakeup_gpios |= gpio_bit;
341 else
342 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
343 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700344
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530345exit:
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530346 bank->level_mask =
Victor Kamensky661553b2013-11-16 02:01:04 +0200347 readl_relaxed(bank->base + bank->regs->leveldetect0) |
348 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100349}
350
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800351#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800352/*
353 * This only applies to chips that can't do both rising and falling edge
354 * detection at once. For all other chips, this function is a noop.
355 */
356static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
357{
358 void __iomem *reg = bank->base;
359 u32 l = 0;
360
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530361 if (!bank->regs->irqctrl)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800362 return;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530363
364 reg += bank->regs->irqctrl;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800365
Victor Kamensky661553b2013-11-16 02:01:04 +0200366 l = readl_relaxed(reg);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800367 if ((l >> gpio) & 1)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200368 l &= ~(BIT(gpio));
Cory Maccarrone4318f362010-01-08 10:29:04 -0800369 else
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200370 l |= BIT(gpio);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800371
Victor Kamensky661553b2013-11-16 02:01:04 +0200372 writel_relaxed(l, reg);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800373}
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530374#else
375static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800376#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800377
Tarun Kanti DebBarma00ece7e2011-11-25 15:41:06 +0530378static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
379 unsigned trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100380{
381 void __iomem *reg = bank->base;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530382 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100383 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100384
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530385 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
386 set_gpio_trigger(bank, gpio, trigger);
387 } else if (bank->regs->irqctrl) {
388 reg += bank->regs->irqctrl;
389
Victor Kamensky661553b2013-11-16 02:01:04 +0200390 l = readl_relaxed(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000391 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200392 bank->toggle_mask |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100393 if (trigger & IRQ_TYPE_EDGE_RISING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200394 l |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100395 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200396 l &= ~(BIT(gpio));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100397 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530398 return -EINVAL;
399
Victor Kamensky661553b2013-11-16 02:01:04 +0200400 writel_relaxed(l, reg);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530401 } else if (bank->regs->edgectrl1) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100402 if (gpio & 0x08)
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530403 reg += bank->regs->edgectrl2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100404 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530405 reg += bank->regs->edgectrl1;
406
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100407 gpio &= 0x07;
Victor Kamensky661553b2013-11-16 02:01:04 +0200408 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100409 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100410 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100411 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100412 if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200413 l |= BIT(gpio << 1);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530414
415 /* Enable wake-up during idle for dynamic tick */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200416 _gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530417 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200418 readl_relaxed(bank->base + bank->regs->wkup_en);
419 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100420 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100421 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100422}
423
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200424static void _enable_gpio_module(struct gpio_bank *bank, unsigned offset)
425{
426 if (bank->regs->pinctrl) {
427 void __iomem *reg = bank->base + bank->regs->pinctrl;
428
429 /* Claim the pin for MPU */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200430 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200431 }
432
433 if (bank->regs->ctrl && !BANK_USED(bank)) {
434 void __iomem *reg = bank->base + bank->regs->ctrl;
435 u32 ctrl;
436
Victor Kamensky661553b2013-11-16 02:01:04 +0200437 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200438 /* Module is enabled, clocks are not gated */
439 ctrl &= ~GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200440 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200441 bank->context.ctrl = ctrl;
442 }
443}
444
445static void _disable_gpio_module(struct gpio_bank *bank, unsigned offset)
446{
447 void __iomem *base = bank->base;
448
449 if (bank->regs->wkup_en &&
450 !LINE_USED(bank->mod_usage, offset) &&
451 !LINE_USED(bank->irq_usage, offset)) {
452 /* Disable wake-up during idle for dynamic tick */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200453 _gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200454 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200455 readl_relaxed(bank->base + bank->regs->wkup_en);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200456 }
457
458 if (bank->regs->ctrl && !BANK_USED(bank)) {
459 void __iomem *reg = bank->base + bank->regs->ctrl;
460 u32 ctrl;
461
Victor Kamensky661553b2013-11-16 02:01:04 +0200462 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200463 /* Module is disabled, clocks are gated */
464 ctrl |= GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200465 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200466 bank->context.ctrl = ctrl;
467 }
468}
469
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200470static int gpio_is_input(struct gpio_bank *bank, int mask)
471{
472 void __iomem *reg = bank->base + bank->regs->direction;
473
Victor Kamensky661553b2013-11-16 02:01:04 +0200474 return readl_relaxed(reg) & mask;
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200475}
476
Lennert Buytenheke9191022010-11-29 11:17:17 +0100477static int gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100478{
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +0200479 struct gpio_bank *bank = _irq_data_get_bank(d);
Tony Lindgren4b254082012-08-30 15:37:24 -0700480 unsigned gpio = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100481 int retval;
David Brownella6472532008-03-03 04:33:30 -0800482 unsigned long flags;
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200483 unsigned offset;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100484
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200485 if (!BANK_USED(bank))
486 pm_runtime_get_sync(bank->dev);
Jon Hunter8d4c2772013-03-01 11:22:48 -0600487
Tony Lindgren4b254082012-08-30 15:37:24 -0700488#ifdef CONFIG_ARCH_OMAP1
489 if (d->irq > IH_MPUIO_BASE)
Lennert Buytenheke9191022010-11-29 11:17:17 +0100490 gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
Tony Lindgren4b254082012-08-30 15:37:24 -0700491#endif
492
493 if (!gpio)
Jon Hunterede4d7a2013-03-01 11:22:47 -0600494 gpio = irq_to_gpio(bank, d->hwirq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100495
David Brownelle5c56ed2006-12-06 17:13:59 -0800496 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100497 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800498
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530499 if (!bank->regs->leveldetect0 &&
500 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100501 return -EINVAL;
502
David Brownella6472532008-03-03 04:33:30 -0800503 spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200504 offset = GPIO_INDEX(bank, gpio);
505 retval = _set_gpio_triggering(bank, offset, type);
506 if (!LINE_USED(bank->mod_usage, offset)) {
507 _enable_gpio_module(bank, offset);
508 _set_gpio_direction(bank, offset, 1);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200509 } else if (!gpio_is_input(bank, BIT(offset))) {
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200510 spin_unlock_irqrestore(&bank->lock, flags);
511 return -EINVAL;
512 }
513
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200514 bank->irq_usage |= BIT(GPIO_INDEX(bank, gpio));
David Brownella6472532008-03-03 04:33:30 -0800515 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800516
517 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100518 __irq_set_handler_locked(d->irq, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800519 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100520 __irq_set_handler_locked(d->irq, handle_edge_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800521
Tony Lindgren92105bb2005-09-07 17:20:26 +0100522 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100523}
524
525static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
526{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100527 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100528
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700529 reg += bank->regs->irqstatus;
Victor Kamensky661553b2013-11-16 02:01:04 +0200530 writel_relaxed(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300531
532 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700533 if (bank->regs->irqstatus2) {
534 reg = bank->base + bank->regs->irqstatus2;
Victor Kamensky661553b2013-11-16 02:01:04 +0200535 writel_relaxed(gpio_mask, reg);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700536 }
Roger Quadrosbedfd152009-04-23 11:10:50 -0700537
538 /* Flush posted write for the irq status to avoid spurious interrupts */
Victor Kamensky661553b2013-11-16 02:01:04 +0200539 readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100540}
541
542static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
543{
Kevin Hilman129fd222011-04-22 07:59:07 -0700544 _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100545}
546
Imre Deakea6dedd2006-06-26 16:16:00 -0700547static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
548{
549 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700550 u32 l;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200551 u32 mask = (BIT(bank->width)) - 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700552
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700553 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200554 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700555 if (bank->regs->irqenable_inv)
Imre Deak99c47702006-06-26 16:16:07 -0700556 l = ~l;
557 l &= mask;
558 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700559}
560
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700561static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100562{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100563 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100564 u32 l;
565
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700566 if (bank->regs->set_irqenable) {
567 reg += bank->regs->set_irqenable;
568 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530569 bank->context.irqenable1 |= gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700570 } else {
571 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200572 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700573 if (bank->regs->irqenable_inv)
574 l &= ~gpio_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100575 else
576 l |= gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530577 bank->context.irqenable1 = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100578 }
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700579
Victor Kamensky661553b2013-11-16 02:01:04 +0200580 writel_relaxed(l, reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700581}
582
583static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
584{
585 void __iomem *reg = bank->base;
586 u32 l;
587
588 if (bank->regs->clr_irqenable) {
589 reg += bank->regs->clr_irqenable;
590 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530591 bank->context.irqenable1 &= ~gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700592 } else {
593 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200594 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700595 if (bank->regs->irqenable_inv)
596 l |= gpio_mask;
597 else
598 l &= ~gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530599 bank->context.irqenable1 = l;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700600 }
601
Victor Kamensky661553b2013-11-16 02:01:04 +0200602 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100603}
604
605static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
606{
Tarun Kanti DebBarma8276536c2011-11-25 15:27:37 +0530607 if (enable)
608 _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
609 else
610 _disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100611}
612
Tony Lindgren92105bb2005-09-07 17:20:26 +0100613/*
614 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
615 * 1510 does not seem to have a wake-up register. If JTAG is connected
616 * to the target, system will wake up always on GPIO events. While
617 * system is running all registered GPIO interrupts need to have wake-up
618 * enabled. When system is suspended, only selected GPIO interrupts need
619 * to have wake-up enabled.
620 */
621static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
622{
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700623 u32 gpio_bit = GPIO_BIT(bank, gpio);
624 unsigned long flags;
David Brownella6472532008-03-03 04:33:30 -0800625
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700626 if (bank->non_wakeup_gpios & gpio_bit) {
Benoit Cousson862ff642012-02-01 15:58:56 +0100627 dev_err(bank->dev,
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700628 "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100629 return -EINVAL;
630 }
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700631
632 spin_lock_irqsave(&bank->lock, flags);
633 if (enable)
Tarun Kanti DebBarma0aa27272012-04-27 19:43:33 +0530634 bank->context.wake_en |= gpio_bit;
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700635 else
Tarun Kanti DebBarma0aa27272012-04-27 19:43:33 +0530636 bank->context.wake_en &= ~gpio_bit;
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700637
Victor Kamensky661553b2013-11-16 02:01:04 +0200638 writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700639 spin_unlock_irqrestore(&bank->lock, flags);
640
641 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100642}
643
Tony Lindgren4196dd62006-09-25 12:41:38 +0300644static void _reset_gpio(struct gpio_bank *bank, int gpio)
645{
Kevin Hilman129fd222011-04-22 07:59:07 -0700646 _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300647 _set_gpio_irqenable(bank, gpio, 0);
648 _clear_gpio_irqstatus(bank, gpio);
Kevin Hilman129fd222011-04-22 07:59:07 -0700649 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500650 _clear_gpio_debounce(bank, gpio);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300651}
652
Tony Lindgren92105bb2005-09-07 17:20:26 +0100653/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Lennert Buytenheke9191022010-11-29 11:17:17 +0100654static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100655{
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +0200656 struct gpio_bank *bank = _irq_data_get_bank(d);
Jon Hunterede4d7a2013-03-01 11:22:47 -0600657 unsigned int gpio = irq_to_gpio(bank, d->hwirq);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100658
Benoit Cousson25db7112012-02-23 21:50:10 +0100659 return _set_gpio_wakeup(bank, gpio, enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100660}
661
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800662static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100663{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800664 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -0800665 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100666
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530667 /*
668 * If this is the first gpio_request for the bank,
669 * enable the bank module.
670 */
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200671 if (!BANK_USED(bank))
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530672 pm_runtime_get_sync(bank->dev);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100673
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530674 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300675 /* Set trigger to none. You need to enable the desired trigger with
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200676 * request_irq() or set_irq_type(). Only do this if the IRQ line has
677 * not already been requested.
Tony Lindgren4196dd62006-09-25 12:41:38 +0300678 */
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200679 if (!LINE_USED(bank->irq_usage, offset)) {
680 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
681 _enable_gpio_module(bank, offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100682 }
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200683 bank->mod_usage |= BIT(offset);
David Brownella6472532008-03-03 04:33:30 -0800684 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100685
686 return 0;
687}
688
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800689static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100690{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800691 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -0800692 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100693
David Brownella6472532008-03-03 04:33:30 -0800694 spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200695 bank->mod_usage &= ~(BIT(offset));
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200696 _disable_gpio_module(bank, offset);
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800697 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -0800698 spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530699
700 /*
701 * If this is the last gpio to be freed in the bank,
702 * disable the bank module.
703 */
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200704 if (!BANK_USED(bank))
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530705 pm_runtime_put(bank->dev);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100706}
707
708/*
709 * We need to unmask the GPIO bank interrupt as soon as possible to
710 * avoid missing GPIO interrupts for other lines in the bank.
711 * Then we need to mask-read-clear-unmask the triggered GPIO lines
712 * in the bank to avoid missing nested interrupts for a GPIO line.
713 * If we wait to unmask individual GPIO lines in the bank after the
714 * line's interrupt handler has been run, we may miss some nested
715 * interrupts.
716 */
Russell King10dd5ce2006-11-23 11:41:32 +0000717static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100718{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100719 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100720 u32 isr;
Jon Hunter3513cde2013-04-04 15:16:14 -0500721 unsigned int bit;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100722 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -0700723 int unmasked = 0;
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +0200724 struct irq_chip *irqchip = irq_desc_get_chip(desc);
725 struct gpio_chip *chip = irq_get_handler_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100726
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +0200727 chained_irq_enter(irqchip, desc);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100728
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +0200729 bank = container_of(chip, struct gpio_bank, chip);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700730 isr_reg = bank->base + bank->regs->irqstatus;
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530731 pm_runtime_get_sync(bank->dev);
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800732
733 if (WARN_ON(!isr_reg))
734 goto exit;
735
Laurent Navete83507b2013-03-20 13:15:57 +0100736 while (1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +0100737 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -0700738 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100739
Imre Deakea6dedd2006-06-26 16:16:00 -0700740 enabled = _get_gpio_irqbank_mask(bank);
Victor Kamensky661553b2013-11-16 02:01:04 +0200741 isr_saved = isr = readl_relaxed(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100742
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530743 if (bank->level_mask)
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800744 level_mask = bank->level_mask & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100745
746 /* clear edge sensitive interrupts before handler(s) are
747 called so that we don't miss any interrupt occurred while
748 executing them */
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700749 _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100750 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700751 _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100752
753 /* if there is only edge sensitive GPIO pin interrupts
754 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -0700755 if (!level_mask && !unmasked) {
756 unmasked = 1;
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +0200757 chained_irq_exit(irqchip, desc);
Imre Deakea6dedd2006-06-26 16:16:00 -0700758 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100759
Tony Lindgren92105bb2005-09-07 17:20:26 +0100760 if (!isr)
761 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100762
Jon Hunter3513cde2013-04-04 15:16:14 -0500763 while (isr) {
764 bit = __ffs(isr);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200765 isr &= ~(BIT(bit));
Benoit Cousson25db7112012-02-23 21:50:10 +0100766
Cory Maccarrone4318f362010-01-08 10:29:04 -0800767 /*
768 * Some chips can't respond to both rising and falling
769 * at the same time. If this irq was requested with
770 * both flags, we need to flip the ICR data for the IRQ
771 * to respond to the IRQ for the opposite direction.
772 * This will be indicated in the bank toggle_mask.
773 */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200774 if (bank->toggle_mask & (BIT(bit)))
Jon Hunter3513cde2013-04-04 15:16:14 -0500775 _toggle_gpio_edge_triggering(bank, bit);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800776
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +0200777 generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
778 bit));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100779 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000780 }
Imre Deakea6dedd2006-06-26 16:16:00 -0700781 /* if bank has any level sensitive GPIO pin interrupt
782 configured, we must unmask the bank interrupt only after
783 handler(s) are executed in order to avoid spurious bank
784 interrupt */
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800785exit:
Imre Deakea6dedd2006-06-26 16:16:00 -0700786 if (!unmasked)
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +0200787 chained_irq_exit(irqchip, desc);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530788 pm_runtime_put(bank->dev);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100789}
790
Lennert Buytenheke9191022010-11-29 11:17:17 +0100791static void gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +0300792{
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +0200793 struct gpio_bank *bank = _irq_data_get_bank(d);
Jon Hunterede4d7a2013-03-01 11:22:47 -0600794 unsigned int gpio = irq_to_gpio(bank, d->hwirq);
Colin Cross85ec7b92011-06-06 13:38:18 -0700795 unsigned long flags;
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200796 unsigned offset = GPIO_INDEX(bank, gpio);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300797
Colin Cross85ec7b92011-06-06 13:38:18 -0700798 spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillas2f56e0a2013-10-16 02:47:30 +0200799 gpio_unlock_as_irq(&bank->chip, offset);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200800 bank->irq_usage &= ~(BIT(offset));
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200801 _disable_gpio_module(bank, offset);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300802 _reset_gpio(bank, gpio);
Colin Cross85ec7b92011-06-06 13:38:18 -0700803 spin_unlock_irqrestore(&bank->lock, flags);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200804
805 /*
806 * If this is the last IRQ to be freed in the bank,
807 * disable the bank module.
808 */
809 if (!BANK_USED(bank))
810 pm_runtime_put(bank->dev);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300811}
812
Lennert Buytenheke9191022010-11-29 11:17:17 +0100813static void gpio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100814{
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +0200815 struct gpio_bank *bank = _irq_data_get_bank(d);
Jon Hunterede4d7a2013-03-01 11:22:47 -0600816 unsigned int gpio = irq_to_gpio(bank, d->hwirq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100817
818 _clear_gpio_irqstatus(bank, gpio);
819}
820
Lennert Buytenheke9191022010-11-29 11:17:17 +0100821static void gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100822{
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +0200823 struct gpio_bank *bank = _irq_data_get_bank(d);
Jon Hunterede4d7a2013-03-01 11:22:47 -0600824 unsigned int gpio = irq_to_gpio(bank, d->hwirq);
Colin Cross85ec7b92011-06-06 13:38:18 -0700825 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100826
Colin Cross85ec7b92011-06-06 13:38:18 -0700827 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100828 _set_gpio_irqenable(bank, gpio, 0);
Kevin Hilman129fd222011-04-22 07:59:07 -0700829 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
Colin Cross85ec7b92011-06-06 13:38:18 -0700830 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100831}
832
Lennert Buytenheke9191022010-11-29 11:17:17 +0100833static void gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100834{
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +0200835 struct gpio_bank *bank = _irq_data_get_bank(d);
Jon Hunterede4d7a2013-03-01 11:22:47 -0600836 unsigned int gpio = irq_to_gpio(bank, d->hwirq);
Kevin Hilman129fd222011-04-22 07:59:07 -0700837 unsigned int irq_mask = GPIO_BIT(bank, gpio);
Thomas Gleixner8c04a172011-03-24 12:40:15 +0100838 u32 trigger = irqd_get_trigger_type(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700839 unsigned long flags;
Kevin Hilman55b60192009-06-04 15:57:10 -0700840
Colin Cross85ec7b92011-06-06 13:38:18 -0700841 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman55b60192009-06-04 15:57:10 -0700842 if (trigger)
Kevin Hilman129fd222011-04-22 07:59:07 -0700843 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800844
845 /* For level-triggered GPIOs, the clearing must be done after
846 * the HW source is cleared, thus after the handler has run */
847 if (bank->level_mask & irq_mask) {
848 _set_gpio_irqenable(bank, gpio, 0);
849 _clear_gpio_irqstatus(bank, gpio);
850 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100851
Kevin Hilman4de8c752008-01-16 21:56:14 -0800852 _set_gpio_irqenable(bank, gpio, 1);
Colin Cross85ec7b92011-06-06 13:38:18 -0700853 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100854}
855
David Brownelle5c56ed2006-12-06 17:13:59 -0800856static struct irq_chip gpio_irq_chip = {
857 .name = "GPIO",
Lennert Buytenheke9191022010-11-29 11:17:17 +0100858 .irq_shutdown = gpio_irq_shutdown,
859 .irq_ack = gpio_ack_irq,
860 .irq_mask = gpio_mask_irq,
861 .irq_unmask = gpio_unmask_irq,
862 .irq_set_type = gpio_irq_type,
863 .irq_set_wake = gpio_wake_enable,
David Brownelle5c56ed2006-12-06 17:13:59 -0800864};
865
866/*---------------------------------------------------------------------*/
867
Magnus Damm79ee0312009-07-08 13:22:04 +0200868static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800869{
Magnus Damm79ee0312009-07-08 13:22:04 +0200870 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -0800871 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800872 void __iomem *mask_reg = bank->base +
873 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800874 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800875
David Brownella6472532008-03-03 04:33:30 -0800876 spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200877 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
David Brownella6472532008-03-03 04:33:30 -0800878 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800879
880 return 0;
881}
882
Magnus Damm79ee0312009-07-08 13:22:04 +0200883static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800884{
Magnus Damm79ee0312009-07-08 13:22:04 +0200885 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -0800886 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800887 void __iomem *mask_reg = bank->base +
888 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800889 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800890
David Brownella6472532008-03-03 04:33:30 -0800891 spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200892 writel_relaxed(bank->context.wake_en, mask_reg);
David Brownella6472532008-03-03 04:33:30 -0800893 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800894
895 return 0;
896}
897
Alexey Dobriyan47145212009-12-14 18:00:08 -0800898static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +0200899 .suspend_noirq = omap_mpuio_suspend_noirq,
900 .resume_noirq = omap_mpuio_resume_noirq,
901};
902
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +0200903/* use platform_driver for this. */
David Brownell11a78b72006-12-06 17:14:11 -0800904static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -0800905 .driver = {
906 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +0200907 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -0800908 },
909};
910
911static struct platform_device omap_mpuio_device = {
912 .name = "mpuio",
913 .id = -1,
914 .dev = {
915 .driver = &omap_mpuio_driver.driver,
916 }
917 /* could list the /proc/iomem resources */
918};
919
Charulatha V03e128c2011-05-05 19:58:01 +0530920static inline void mpuio_init(struct gpio_bank *bank)
David Brownell11a78b72006-12-06 17:14:11 -0800921{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800922 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -0700923
David Brownell11a78b72006-12-06 17:14:11 -0800924 if (platform_driver_register(&omap_mpuio_driver) == 0)
925 (void) platform_device_register(&omap_mpuio_device);
926}
927
David Brownelle5c56ed2006-12-06 17:13:59 -0800928/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100929
Yegor Yefremov93700842014-04-24 08:57:39 +0200930static int gpio_get_direction(struct gpio_chip *chip, unsigned offset)
931{
932 struct gpio_bank *bank;
933 unsigned long flags;
934 void __iomem *reg;
935 int dir;
936
937 bank = container_of(chip, struct gpio_bank, chip);
938 reg = bank->base + bank->regs->direction;
939 spin_lock_irqsave(&bank->lock, flags);
940 dir = !!(readl_relaxed(reg) & BIT(offset));
941 spin_unlock_irqrestore(&bank->lock, flags);
942 return dir;
943}
944
David Brownell52e31342008-03-03 12:43:23 -0800945static int gpio_input(struct gpio_chip *chip, unsigned offset)
946{
947 struct gpio_bank *bank;
948 unsigned long flags;
949
950 bank = container_of(chip, struct gpio_bank, chip);
951 spin_lock_irqsave(&bank->lock, flags);
952 _set_gpio_direction(bank, offset, 1);
953 spin_unlock_irqrestore(&bank->lock, flags);
954 return 0;
955}
956
957static int gpio_get(struct gpio_chip *chip, unsigned offset)
958{
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300959 struct gpio_bank *bank;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300960 u32 mask;
961
Charulatha Va8be8da2011-04-22 16:38:16 +0530962 bank = container_of(chip, struct gpio_bank, chip);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200963 mask = (BIT(offset));
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300964
965 if (gpio_is_input(bank, mask))
Tarun Kanti DebBarma7fcca712012-02-27 11:46:09 +0530966 return _get_gpio_datain(bank, offset);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300967 else
Tarun Kanti DebBarma7fcca712012-02-27 11:46:09 +0530968 return _get_gpio_dataout(bank, offset);
David Brownell52e31342008-03-03 12:43:23 -0800969}
970
971static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
972{
973 struct gpio_bank *bank;
974 unsigned long flags;
975
976 bank = container_of(chip, struct gpio_bank, chip);
977 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700978 bank->set_dataout(bank, offset, value);
David Brownell52e31342008-03-03 12:43:23 -0800979 _set_gpio_direction(bank, offset, 0);
980 spin_unlock_irqrestore(&bank->lock, flags);
Javier Martinez Canillas2f56e0a2013-10-16 02:47:30 +0200981 return 0;
David Brownell52e31342008-03-03 12:43:23 -0800982}
983
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700984static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
985 unsigned debounce)
986{
987 struct gpio_bank *bank;
988 unsigned long flags;
989
990 bank = container_of(chip, struct gpio_bank, chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800991
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700992 spin_lock_irqsave(&bank->lock, flags);
993 _set_gpio_debounce(bank, offset, debounce);
994 spin_unlock_irqrestore(&bank->lock, flags);
995
996 return 0;
997}
998
David Brownell52e31342008-03-03 12:43:23 -0800999static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1000{
1001 struct gpio_bank *bank;
1002 unsigned long flags;
1003
1004 bank = container_of(chip, struct gpio_bank, chip);
1005 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001006 bank->set_dataout(bank, offset, value);
David Brownell52e31342008-03-03 12:43:23 -08001007 spin_unlock_irqrestore(&bank->lock, flags);
1008}
1009
1010/*---------------------------------------------------------------------*/
1011
Tony Lindgren9a748052010-12-07 16:26:56 -08001012static void __init omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001013{
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001014 static bool called;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001015 u32 rev;
1016
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001017 if (called || bank->regs->revision == USHRT_MAX)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001018 return;
1019
Victor Kamensky661553b2013-11-16 02:01:04 +02001020 rev = readw_relaxed(bank->base + bank->regs->revision);
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001021 pr_info("OMAP GPIO hardware version %d.%d\n",
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001022 (rev >> 4) & 0x0f, rev & 0x0f);
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001023
1024 called = true;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001025}
1026
Charulatha V03e128c2011-05-05 19:58:01 +05301027static void omap_gpio_mod_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001028{
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301029 void __iomem *base = bank->base;
1030 u32 l = 0xffffffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001031
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301032 if (bank->width == 16)
1033 l = 0xffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001034
Charulatha Vd0d665a2011-08-31 00:02:21 +05301035 if (bank->is_mpuio) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001036 writel_relaxed(l, bank->base + bank->regs->irqenable);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301037 return;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001038 }
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301039
1040 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
Tarun Kanti DebBarma6edd94d2012-04-30 12:50:12 +05301041 _gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301042 if (bank->regs->debounce_en)
Victor Kamensky661553b2013-11-16 02:01:04 +02001043 writel_relaxed(0, base + bank->regs->debounce_en);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301044
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301045 /* Save OE default value (0xffffffff) in the context */
Victor Kamensky661553b2013-11-16 02:01:04 +02001046 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301047 /* Initialize interface clk ungated, module enabled */
1048 if (bank->regs->ctrl)
Victor Kamensky661553b2013-11-16 02:01:04 +02001049 writel_relaxed(0, base + bank->regs->ctrl);
Tarun Kanti DebBarma34672012012-07-11 14:43:14 +05301050
1051 bank->dbck = clk_get(bank->dev, "dbclk");
1052 if (IS_ERR(bank->dbck))
1053 dev_err(bank->dev, "Could not get gpio dbck\n");
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001054}
1055
Bill Pemberton38363092012-11-19 13:22:34 -05001056static void
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001057omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
1058 unsigned int num)
1059{
1060 struct irq_chip_generic *gc;
1061 struct irq_chip_type *ct;
1062
1063 gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
1064 handle_simple_irq);
Todd Poynor83233742011-07-18 07:43:14 -07001065 if (!gc) {
1066 dev_err(bank->dev, "Memory alloc failed for gc\n");
1067 return;
1068 }
1069
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001070 ct = gc->chip_types;
1071
1072 /* NOTE: No ack required, reading IRQ status clears it. */
1073 ct->chip.irq_mask = irq_gc_mask_set_bit;
1074 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
1075 ct->chip.irq_set_type = gpio_irq_type;
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301076
1077 if (bank->regs->wkup_en)
Julia Lawall388f4302013-08-13 09:16:56 +02001078 ct->chip.irq_set_wake = gpio_wake_enable;
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001079
1080 ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
1081 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
1082 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
1083}
1084
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001085static int omap_gpio_chip_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001086{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001087 int j;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001088 static int gpio;
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +02001089 int irq_base = 0;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001090 int ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001091
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001092 /*
1093 * REVISIT eventually switch from OMAP-specific gpio structs
1094 * over to the generic ones
1095 */
1096 bank->chip.request = omap_gpio_request;
1097 bank->chip.free = omap_gpio_free;
Yegor Yefremov93700842014-04-24 08:57:39 +02001098 bank->chip.get_direction = gpio_get_direction;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001099 bank->chip.direction_input = gpio_input;
1100 bank->chip.get = gpio_get;
1101 bank->chip.direction_output = gpio_output;
1102 bank->chip.set_debounce = gpio_debounce;
1103 bank->chip.set = gpio_set;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301104 if (bank->is_mpuio) {
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001105 bank->chip.label = "mpuio";
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301106 if (bank->regs->wkup_en)
1107 bank->chip.dev = &omap_mpuio_device.dev;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001108 bank->chip.base = OMAP_MPUIO(0);
1109 } else {
1110 bank->chip.label = "gpio";
1111 bank->chip.base = gpio;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001112 gpio += bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001113 }
Kevin Hilmand5f46242011-04-21 09:23:00 -07001114 bank->chip.ngpio = bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001115
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001116 ret = gpiochip_add(&bank->chip);
1117 if (ret) {
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +02001118 dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001119 return ret;
1120 }
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001121
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +02001122#ifdef CONFIG_ARCH_OMAP1
1123 /*
1124 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1125 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1126 */
1127 irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
1128 if (irq_base < 0) {
1129 dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
1130 return -ENODEV;
1131 }
1132#endif
1133
1134 ret = gpiochip_irqchip_add(&bank->chip, &gpio_irq_chip,
1135 irq_base, gpio_irq_handler,
1136 IRQ_TYPE_NONE);
1137
1138 if (ret) {
1139 dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
1140 ret = gpiochip_remove(&bank->chip);
1141 return -ENODEV;
1142 }
1143
1144 gpiochip_set_chained_irqchip(&bank->chip, &gpio_irq_chip,
1145 bank->irq, gpio_irq_handler);
1146
Jon Hunterede4d7a2013-03-01 11:22:47 -06001147 for (j = 0; j < bank->width; j++) {
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +02001148 int irq = irq_find_mapping(bank->chip.irqdomain, j);
Charulatha Vd0d665a2011-08-31 00:02:21 +05301149 if (bank->is_mpuio) {
Jon Hunterede4d7a2013-03-01 11:22:47 -06001150 omap_mpuio_alloc_gc(bank, irq, bank->width);
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +02001151 irq_set_chip_and_handler(irq, NULL, NULL);
1152 set_irq_flags(irq, 0);
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001153 }
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001154 }
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +02001155
1156 return 0;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001157}
1158
Benoit Cousson384ebe12011-08-16 11:53:02 +02001159static const struct of_device_id omap_gpio_match[];
1160
Bill Pemberton38363092012-11-19 13:22:34 -05001161static int omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001162{
Benoit Cousson862ff642012-02-01 15:58:56 +01001163 struct device *dev = &pdev->dev;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001164 struct device_node *node = dev->of_node;
1165 const struct of_device_id *match;
Uwe Kleine-Königf6817a22012-05-21 21:57:39 +02001166 const struct omap_gpio_platform_data *pdata;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001167 struct resource *res;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001168 struct gpio_bank *bank;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001169 int ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001170
Benoit Cousson384ebe12011-08-16 11:53:02 +02001171 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1172
Jingoo Hane56aee12013-07-30 17:08:05 +09001173 pdata = match ? match->data : dev_get_platdata(dev);
Benoit Cousson384ebe12011-08-16 11:53:02 +02001174 if (!pdata)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001175 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001176
Tobias Klauser086d5852012-10-05 11:37:38 +02001177 bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
Charulatha V03e128c2011-05-05 19:58:01 +05301178 if (!bank) {
Benoit Cousson862ff642012-02-01 15:58:56 +01001179 dev_err(dev, "Memory alloc failed\n");
Benoit Cousson96751fc2012-02-01 16:01:39 +01001180 return -ENOMEM;
Charulatha V03e128c2011-05-05 19:58:01 +05301181 }
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001182
1183 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1184 if (unlikely(!res)) {
Benoit Cousson862ff642012-02-01 15:58:56 +01001185 dev_err(dev, "Invalid IRQ resource\n");
Benoit Cousson96751fc2012-02-01 16:01:39 +01001186 return -ENODEV;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001187 }
1188
1189 bank->irq = res->start;
Benoit Cousson862ff642012-02-01 15:58:56 +01001190 bank->dev = dev;
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +02001191 bank->chip.dev = dev;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001192 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001193 bank->stride = pdata->bank_stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001194 bank->width = pdata->bank_width;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301195 bank->is_mpuio = pdata->is_mpuio;
Charulatha V803a2432011-05-05 17:04:12 +05301196 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001197 bank->regs = pdata->regs;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001198#ifdef CONFIG_OF_GPIO
1199 bank->chip.of_node = of_node_get(node);
1200#endif
Jon Huntera2797be2013-04-04 15:16:15 -05001201 if (node) {
1202 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1203 bank->loses_context = true;
1204 } else {
1205 bank->loses_context = pdata->loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -05001206
1207 if (bank->loses_context)
1208 bank->get_context_loss_count =
1209 pdata->get_context_loss_count;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001210 }
1211
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001212 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1213 bank->set_dataout = _set_gpio_dataout_reg;
1214 else
1215 bank->set_dataout = _set_gpio_dataout_mask;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001216
1217 spin_lock_init(&bank->lock);
1218
1219 /* Static mapping, never released */
1220 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Han717f70e2014-02-12 11:51:38 +09001221 bank->base = devm_ioremap_resource(dev, res);
1222 if (IS_ERR(bank->base)) {
Javier Martinez Canillasfb655f572014-04-06 16:58:16 +02001223 irq_domain_remove(bank->chip.irqdomain);
Jingoo Han717f70e2014-02-12 11:51:38 +09001224 return PTR_ERR(bank->base);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001225 }
1226
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301227 platform_set_drvdata(pdev, bank);
1228
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001229 pm_runtime_enable(bank->dev);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301230 pm_runtime_irq_safe(bank->dev);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001231 pm_runtime_get_sync(bank->dev);
1232
Charulatha Vd0d665a2011-08-31 00:02:21 +05301233 if (bank->is_mpuio)
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301234 mpuio_init(bank);
1235
Charulatha V03e128c2011-05-05 19:58:01 +05301236 omap_gpio_mod_init(bank);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001237
1238 ret = omap_gpio_chip_init(bank);
1239 if (ret)
1240 return ret;
1241
Tony Lindgren9a748052010-12-07 16:26:56 -08001242 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001243
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301244 pm_runtime_put(bank->dev);
1245
Charulatha V03e128c2011-05-05 19:58:01 +05301246 list_add_tail(&bank->node, &omap_gpio_list);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001247
Jon Hunter879fe322013-04-04 15:16:12 -05001248 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001249}
1250
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301251#ifdef CONFIG_ARCH_OMAP2PLUS
1252
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301253#if defined(CONFIG_PM_RUNTIME)
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301254static void omap_gpio_restore_context(struct gpio_bank *bank);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001255
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301256static int omap_gpio_runtime_suspend(struct device *dev)
1257{
1258 struct platform_device *pdev = to_platform_device(dev);
1259 struct gpio_bank *bank = platform_get_drvdata(pdev);
1260 u32 l1 = 0, l2 = 0;
1261 unsigned long flags;
Kevin Hilman68942ed2012-03-05 15:10:04 -08001262 u32 wake_low, wake_hi;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301263
1264 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001265
1266 /*
1267 * Only edges can generate a wakeup event to the PRCM.
1268 *
1269 * Therefore, ensure any wake-up capable GPIOs have
1270 * edge-detection enabled before going idle to ensure a wakeup
1271 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
1272 * NDA TRM 25.5.3.1)
1273 *
1274 * The normal values will be restored upon ->runtime_resume()
1275 * by writing back the values saved in bank->context.
1276 */
1277 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
1278 if (wake_low)
Victor Kamensky661553b2013-11-16 02:01:04 +02001279 writel_relaxed(wake_low | bank->context.fallingdetect,
Kevin Hilman68942ed2012-03-05 15:10:04 -08001280 bank->base + bank->regs->fallingdetect);
1281 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
1282 if (wake_hi)
Victor Kamensky661553b2013-11-16 02:01:04 +02001283 writel_relaxed(wake_hi | bank->context.risingdetect,
Kevin Hilman68942ed2012-03-05 15:10:04 -08001284 bank->base + bank->regs->risingdetect);
1285
Kevin Hilmanb3c64bc2012-05-17 16:42:16 -07001286 if (!bank->enabled_non_wakeup_gpios)
1287 goto update_gpio_context_count;
1288
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301289 if (bank->power_mode != OFF_MODE) {
1290 bank->power_mode = 0;
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301291 goto update_gpio_context_count;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301292 }
1293 /*
1294 * If going to OFF, remove triggering for all
1295 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1296 * generated. See OMAP2420 Errata item 1.101.
1297 */
Victor Kamensky661553b2013-11-16 02:01:04 +02001298 bank->saved_datain = readl_relaxed(bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301299 bank->regs->datain);
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301300 l1 = bank->context.fallingdetect;
1301 l2 = bank->context.risingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301302
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301303 l1 &= ~bank->enabled_non_wakeup_gpios;
1304 l2 &= ~bank->enabled_non_wakeup_gpios;
1305
Victor Kamensky661553b2013-11-16 02:01:04 +02001306 writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
1307 writel_relaxed(l2, bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301308
1309 bank->workaround_enabled = true;
1310
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301311update_gpio_context_count:
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301312 if (bank->get_context_loss_count)
1313 bank->context_loss_count =
1314 bank->get_context_loss_count(bank->dev);
1315
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +05301316 _gpio_dbck_disable(bank);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301317 spin_unlock_irqrestore(&bank->lock, flags);
1318
1319 return 0;
1320}
1321
Jon Hunter352a2d52013-04-15 13:06:54 -05001322static void omap_gpio_init_context(struct gpio_bank *p);
1323
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301324static int omap_gpio_runtime_resume(struct device *dev)
1325{
1326 struct platform_device *pdev = to_platform_device(dev);
1327 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301328 u32 l = 0, gen, gen0, gen1;
1329 unsigned long flags;
Jon Huntera2797be2013-04-04 15:16:15 -05001330 int c;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301331
1332 spin_lock_irqsave(&bank->lock, flags);
Jon Hunter352a2d52013-04-15 13:06:54 -05001333
1334 /*
1335 * On the first resume during the probe, the context has not
1336 * been initialised and so initialise it now. Also initialise
1337 * the context loss count.
1338 */
1339 if (bank->loses_context && !bank->context_valid) {
1340 omap_gpio_init_context(bank);
1341
1342 if (bank->get_context_loss_count)
1343 bank->context_loss_count =
1344 bank->get_context_loss_count(bank->dev);
1345 }
1346
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +05301347 _gpio_dbck_enable(bank);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001348
1349 /*
1350 * In ->runtime_suspend(), level-triggered, wakeup-enabled
1351 * GPIOs were set to edge trigger also in order to be able to
1352 * generate a PRCM wakeup. Here we restore the
1353 * pre-runtime_suspend() values for edge triggering.
1354 */
Victor Kamensky661553b2013-11-16 02:01:04 +02001355 writel_relaxed(bank->context.fallingdetect,
Kevin Hilman68942ed2012-03-05 15:10:04 -08001356 bank->base + bank->regs->fallingdetect);
Victor Kamensky661553b2013-11-16 02:01:04 +02001357 writel_relaxed(bank->context.risingdetect,
Kevin Hilman68942ed2012-03-05 15:10:04 -08001358 bank->base + bank->regs->risingdetect);
1359
Jon Huntera2797be2013-04-04 15:16:15 -05001360 if (bank->loses_context) {
1361 if (!bank->get_context_loss_count) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301362 omap_gpio_restore_context(bank);
1363 } else {
Jon Huntera2797be2013-04-04 15:16:15 -05001364 c = bank->get_context_loss_count(bank->dev);
1365 if (c != bank->context_loss_count) {
1366 omap_gpio_restore_context(bank);
1367 } else {
1368 spin_unlock_irqrestore(&bank->lock, flags);
1369 return 0;
1370 }
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301371 }
1372 }
1373
Tarun Kanti DebBarma1b1287032012-04-27 19:43:38 +05301374 if (!bank->workaround_enabled) {
1375 spin_unlock_irqrestore(&bank->lock, flags);
1376 return 0;
1377 }
1378
Victor Kamensky661553b2013-11-16 02:01:04 +02001379 l = readl_relaxed(bank->base + bank->regs->datain);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301380
1381 /*
1382 * Check if any of the non-wakeup interrupt GPIOs have changed
1383 * state. If so, generate an IRQ by software. This is
1384 * horribly racy, but it's the best we can do to work around
1385 * this silicon bug.
1386 */
1387 l ^= bank->saved_datain;
1388 l &= bank->enabled_non_wakeup_gpios;
1389
1390 /*
1391 * No need to generate IRQs for the rising edge for gpio IRQs
1392 * configured with falling edge only; and vice versa.
1393 */
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301394 gen0 = l & bank->context.fallingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301395 gen0 &= bank->saved_datain;
1396
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301397 gen1 = l & bank->context.risingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301398 gen1 &= ~(bank->saved_datain);
1399
1400 /* FIXME: Consider GPIO IRQs with level detections properly! */
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301401 gen = l & (~(bank->context.fallingdetect) &
1402 ~(bank->context.risingdetect));
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301403 /* Consider all GPIO IRQs needed to be updated */
1404 gen |= gen0 | gen1;
1405
1406 if (gen) {
1407 u32 old0, old1;
1408
Victor Kamensky661553b2013-11-16 02:01:04 +02001409 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1410 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301411
Tarun Kanti DebBarma4e962e82012-04-27 19:43:37 +05301412 if (!bank->regs->irqstatus_raw0) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001413 writel_relaxed(old0 | gen, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301414 bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001415 writel_relaxed(old1 | gen, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301416 bank->regs->leveldetect1);
1417 }
1418
Tarun Kanti DebBarma4e962e82012-04-27 19:43:37 +05301419 if (bank->regs->irqstatus_raw0) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001420 writel_relaxed(old0 | l, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301421 bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001422 writel_relaxed(old1 | l, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301423 bank->regs->leveldetect1);
1424 }
Victor Kamensky661553b2013-11-16 02:01:04 +02001425 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1426 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301427 }
1428
1429 bank->workaround_enabled = false;
1430 spin_unlock_irqrestore(&bank->lock, flags);
1431
1432 return 0;
1433}
1434#endif /* CONFIG_PM_RUNTIME */
1435
1436void omap2_gpio_prepare_for_idle(int pwr_mode)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001437{
Charulatha V03e128c2011-05-05 19:58:01 +05301438 struct gpio_bank *bank;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001439
Charulatha V03e128c2011-05-05 19:58:01 +05301440 list_for_each_entry(bank, &omap_gpio_list, node) {
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +02001441 if (!BANK_USED(bank) || !bank->loses_context)
Charulatha V03e128c2011-05-05 19:58:01 +05301442 continue;
1443
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301444 bank->power_mode = pwr_mode;
1445
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301446 pm_runtime_put_sync_suspend(bank->dev);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001447 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001448}
1449
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001450void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001451{
Charulatha V03e128c2011-05-05 19:58:01 +05301452 struct gpio_bank *bank;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001453
Charulatha V03e128c2011-05-05 19:58:01 +05301454 list_for_each_entry(bank, &omap_gpio_list, node) {
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +02001455 if (!BANK_USED(bank) || !bank->loses_context)
Charulatha V03e128c2011-05-05 19:58:01 +05301456 continue;
1457
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301458 pm_runtime_get_sync(bank->dev);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001459 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001460}
1461
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301462#if defined(CONFIG_PM_RUNTIME)
Jon Hunter352a2d52013-04-15 13:06:54 -05001463static void omap_gpio_init_context(struct gpio_bank *p)
1464{
1465 struct omap_gpio_reg_offs *regs = p->regs;
1466 void __iomem *base = p->base;
1467
Victor Kamensky661553b2013-11-16 02:01:04 +02001468 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1469 p->context.oe = readl_relaxed(base + regs->direction);
1470 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1471 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1472 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1473 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1474 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1475 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1476 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
Jon Hunter352a2d52013-04-15 13:06:54 -05001477
1478 if (regs->set_dataout && p->regs->clr_dataout)
Victor Kamensky661553b2013-11-16 02:01:04 +02001479 p->context.dataout = readl_relaxed(base + regs->set_dataout);
Jon Hunter352a2d52013-04-15 13:06:54 -05001480 else
Victor Kamensky661553b2013-11-16 02:01:04 +02001481 p->context.dataout = readl_relaxed(base + regs->dataout);
Jon Hunter352a2d52013-04-15 13:06:54 -05001482
1483 p->context_valid = true;
1484}
1485
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301486static void omap_gpio_restore_context(struct gpio_bank *bank)
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301487{
Victor Kamensky661553b2013-11-16 02:01:04 +02001488 writel_relaxed(bank->context.wake_en,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301489 bank->base + bank->regs->wkup_en);
Victor Kamensky661553b2013-11-16 02:01:04 +02001490 writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
1491 writel_relaxed(bank->context.leveldetect0,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301492 bank->base + bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001493 writel_relaxed(bank->context.leveldetect1,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301494 bank->base + bank->regs->leveldetect1);
Victor Kamensky661553b2013-11-16 02:01:04 +02001495 writel_relaxed(bank->context.risingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301496 bank->base + bank->regs->risingdetect);
Victor Kamensky661553b2013-11-16 02:01:04 +02001497 writel_relaxed(bank->context.fallingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301498 bank->base + bank->regs->fallingdetect);
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301499 if (bank->regs->set_dataout && bank->regs->clr_dataout)
Victor Kamensky661553b2013-11-16 02:01:04 +02001500 writel_relaxed(bank->context.dataout,
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301501 bank->base + bank->regs->set_dataout);
1502 else
Victor Kamensky661553b2013-11-16 02:01:04 +02001503 writel_relaxed(bank->context.dataout,
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301504 bank->base + bank->regs->dataout);
Victor Kamensky661553b2013-11-16 02:01:04 +02001505 writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
Nishanth Menon6d13eaa2011-08-29 18:54:50 +05301506
Nishanth Menonae547352011-09-09 19:08:58 +05301507 if (bank->dbck_enable_mask) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001508 writel_relaxed(bank->context.debounce, bank->base +
Nishanth Menonae547352011-09-09 19:08:58 +05301509 bank->regs->debounce);
Victor Kamensky661553b2013-11-16 02:01:04 +02001510 writel_relaxed(bank->context.debounce_en,
Nishanth Menonae547352011-09-09 19:08:58 +05301511 bank->base + bank->regs->debounce_en);
1512 }
Nishanth Menonba805be2011-08-29 18:41:08 +05301513
Victor Kamensky661553b2013-11-16 02:01:04 +02001514 writel_relaxed(bank->context.irqenable1,
Nishanth Menonba805be2011-08-29 18:41:08 +05301515 bank->base + bank->regs->irqenable);
Victor Kamensky661553b2013-11-16 02:01:04 +02001516 writel_relaxed(bank->context.irqenable2,
Nishanth Menonba805be2011-08-29 18:41:08 +05301517 bank->base + bank->regs->irqenable2);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301518}
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301519#endif /* CONFIG_PM_RUNTIME */
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301520#else
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301521#define omap_gpio_runtime_suspend NULL
1522#define omap_gpio_runtime_resume NULL
Arnd Bergmannea4a21a2013-05-31 17:59:46 +02001523static inline void omap_gpio_init_context(struct gpio_bank *p) {}
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301524#endif
1525
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301526static const struct dev_pm_ops gpio_pm_ops = {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301527 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1528 NULL)
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301529};
1530
Benoit Cousson384ebe12011-08-16 11:53:02 +02001531#if defined(CONFIG_OF)
1532static struct omap_gpio_reg_offs omap2_gpio_regs = {
1533 .revision = OMAP24XX_GPIO_REVISION,
1534 .direction = OMAP24XX_GPIO_OE,
1535 .datain = OMAP24XX_GPIO_DATAIN,
1536 .dataout = OMAP24XX_GPIO_DATAOUT,
1537 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1538 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1539 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1540 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1541 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1542 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1543 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1544 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1545 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1546 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1547 .ctrl = OMAP24XX_GPIO_CTRL,
1548 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1549 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1550 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1551 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1552 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1553};
1554
1555static struct omap_gpio_reg_offs omap4_gpio_regs = {
1556 .revision = OMAP4_GPIO_REVISION,
1557 .direction = OMAP4_GPIO_OE,
1558 .datain = OMAP4_GPIO_DATAIN,
1559 .dataout = OMAP4_GPIO_DATAOUT,
1560 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1561 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1562 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1563 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1564 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1565 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1566 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1567 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1568 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1569 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1570 .ctrl = OMAP4_GPIO_CTRL,
1571 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1572 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1573 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1574 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1575 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1576};
1577
Chen Gange9a65bb2013-02-06 18:44:32 +08001578static const struct omap_gpio_platform_data omap2_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001579 .regs = &omap2_gpio_regs,
1580 .bank_width = 32,
1581 .dbck_flag = false,
1582};
1583
Chen Gange9a65bb2013-02-06 18:44:32 +08001584static const struct omap_gpio_platform_data omap3_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001585 .regs = &omap2_gpio_regs,
1586 .bank_width = 32,
1587 .dbck_flag = true,
1588};
1589
Chen Gange9a65bb2013-02-06 18:44:32 +08001590static const struct omap_gpio_platform_data omap4_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001591 .regs = &omap4_gpio_regs,
1592 .bank_width = 32,
1593 .dbck_flag = true,
1594};
1595
1596static const struct of_device_id omap_gpio_match[] = {
1597 {
1598 .compatible = "ti,omap4-gpio",
1599 .data = &omap4_pdata,
1600 },
1601 {
1602 .compatible = "ti,omap3-gpio",
1603 .data = &omap3_pdata,
1604 },
1605 {
1606 .compatible = "ti,omap2-gpio",
1607 .data = &omap2_pdata,
1608 },
1609 { },
1610};
1611MODULE_DEVICE_TABLE(of, omap_gpio_match);
1612#endif
1613
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001614static struct platform_driver omap_gpio_driver = {
1615 .probe = omap_gpio_probe,
1616 .driver = {
1617 .name = "omap_gpio",
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301618 .pm = &gpio_pm_ops,
Benoit Cousson384ebe12011-08-16 11:53:02 +02001619 .of_match_table = of_match_ptr(omap_gpio_match),
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001620 },
1621};
1622
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001623/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001624 * gpio driver register needs to be done before
1625 * machine_init functions access gpio APIs.
1626 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001627 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001628static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001629{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001630 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001631}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001632postcore_initcall(omap_gpio_drv_reg);