blob: e59c42b446a9b7f32a335e8b17f7b2950352f448 [file] [log] [blame]
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001/*
2 * CAN bus driver for Bosch C_CAN controller
3 *
4 * Copyright (C) 2010 ST Microelectronics
5 * Bhupesh Sharma <bhupesh.sharma@st.com>
6 *
7 * Borrowed heavily from the C_CAN driver originally written by:
8 * Copyright (C) 2007
9 * - Sascha Hauer, Marc Kleine-Budde, Pengutronix <s.hauer@pengutronix.de>
10 * - Simon Kallweit, intefo AG <simon.kallweit@intefo.ch>
11 *
12 * TX and RX NAPI implementation has been borrowed from at91 CAN driver
13 * written by:
14 * Copyright
15 * (C) 2007 by Hans J. Koch <hjk@hansjkoch.de>
16 * (C) 2008, 2009 by Marc Kleine-Budde <kernel@pengutronix.de>
17 *
18 * Bosch C_CAN controller is compliant to CAN protocol version 2.0 part A and B.
19 * Bosch C_CAN user manual can be obtained from:
20 * http://www.semiconductors.bosch.de/media/en/pdf/ipmodules_1/c_can/
21 * users_manual_c_can.pdf
22 *
23 * This file is licensed under the terms of the GNU General Public
24 * License version 2. This program is licensed "as is" without any
25 * warranty of any kind, whether express or implied.
26 */
27
28#include <linux/kernel.h>
Bhupesh Sharma881ff672011-02-13 22:51:44 -080029#include <linux/module.h>
30#include <linux/interrupt.h>
31#include <linux/delay.h>
32#include <linux/netdevice.h>
33#include <linux/if_arp.h>
34#include <linux/if_ether.h>
35#include <linux/list.h>
Bhupesh Sharma881ff672011-02-13 22:51:44 -080036#include <linux/io.h>
AnilKumar Ch4cdd34b2012-08-20 16:50:54 +053037#include <linux/pm_runtime.h>
Bhupesh Sharma881ff672011-02-13 22:51:44 -080038
39#include <linux/can.h>
40#include <linux/can/dev.h>
41#include <linux/can/error.h>
Fabio Baltieri5090f802012-12-18 18:51:01 +010042#include <linux/can/led.h>
Bhupesh Sharma881ff672011-02-13 22:51:44 -080043
44#include "c_can.h"
45
AnilKumar Ch33f81002012-05-29 11:13:15 +053046/* Number of interface registers */
47#define IF_ENUM_REG_LEN 11
48#define C_CAN_IFACE(reg, iface) (C_CAN_IF1_##reg + (iface) * IF_ENUM_REG_LEN)
49
AnilKumar Ch82120032012-09-21 15:29:01 +053050/* control extension register D_CAN specific */
51#define CONTROL_EX_PDR BIT(8)
52
Bhupesh Sharma881ff672011-02-13 22:51:44 -080053/* control register */
54#define CONTROL_TEST BIT(7)
55#define CONTROL_CCE BIT(6)
56#define CONTROL_DISABLE_AR BIT(5)
57#define CONTROL_ENABLE_AR (0 << 5)
58#define CONTROL_EIE BIT(3)
59#define CONTROL_SIE BIT(2)
60#define CONTROL_IE BIT(1)
61#define CONTROL_INIT BIT(0)
62
63/* test register */
64#define TEST_RX BIT(7)
65#define TEST_TX1 BIT(6)
66#define TEST_TX2 BIT(5)
67#define TEST_LBACK BIT(4)
68#define TEST_SILENT BIT(3)
69#define TEST_BASIC BIT(2)
70
71/* status register */
AnilKumar Ch82120032012-09-21 15:29:01 +053072#define STATUS_PDA BIT(10)
Bhupesh Sharma881ff672011-02-13 22:51:44 -080073#define STATUS_BOFF BIT(7)
74#define STATUS_EWARN BIT(6)
75#define STATUS_EPASS BIT(5)
76#define STATUS_RXOK BIT(4)
77#define STATUS_TXOK BIT(3)
78
79/* error counter register */
80#define ERR_CNT_TEC_MASK 0xff
81#define ERR_CNT_TEC_SHIFT 0
82#define ERR_CNT_REC_SHIFT 8
83#define ERR_CNT_REC_MASK (0x7f << ERR_CNT_REC_SHIFT)
84#define ERR_CNT_RP_SHIFT 15
85#define ERR_CNT_RP_MASK (0x1 << ERR_CNT_RP_SHIFT)
86
87/* bit-timing register */
88#define BTR_BRP_MASK 0x3f
89#define BTR_BRP_SHIFT 0
90#define BTR_SJW_SHIFT 6
91#define BTR_SJW_MASK (0x3 << BTR_SJW_SHIFT)
92#define BTR_TSEG1_SHIFT 8
93#define BTR_TSEG1_MASK (0xf << BTR_TSEG1_SHIFT)
94#define BTR_TSEG2_SHIFT 12
95#define BTR_TSEG2_MASK (0x7 << BTR_TSEG2_SHIFT)
96
97/* brp extension register */
98#define BRP_EXT_BRPE_MASK 0x0f
99#define BRP_EXT_BRPE_SHIFT 0
100
101/* IFx command request */
102#define IF_COMR_BUSY BIT(15)
103
104/* IFx command mask */
105#define IF_COMM_WR BIT(7)
106#define IF_COMM_MASK BIT(6)
107#define IF_COMM_ARB BIT(5)
108#define IF_COMM_CONTROL BIT(4)
109#define IF_COMM_CLR_INT_PND BIT(3)
110#define IF_COMM_TXRQST BIT(2)
111#define IF_COMM_DATAA BIT(1)
112#define IF_COMM_DATAB BIT(0)
113#define IF_COMM_ALL (IF_COMM_MASK | IF_COMM_ARB | \
114 IF_COMM_CONTROL | IF_COMM_TXRQST | \
115 IF_COMM_DATAA | IF_COMM_DATAB)
116
117/* IFx arbitration */
118#define IF_ARB_MSGVAL BIT(15)
119#define IF_ARB_MSGXTD BIT(14)
120#define IF_ARB_TRANSMIT BIT(13)
121
122/* IFx message control */
123#define IF_MCONT_NEWDAT BIT(15)
124#define IF_MCONT_MSGLST BIT(14)
125#define IF_MCONT_CLR_MSGLST (0 << 14)
126#define IF_MCONT_INTPND BIT(13)
127#define IF_MCONT_UMASK BIT(12)
128#define IF_MCONT_TXIE BIT(11)
129#define IF_MCONT_RXIE BIT(10)
130#define IF_MCONT_RMTEN BIT(9)
131#define IF_MCONT_TXRQST BIT(8)
132#define IF_MCONT_EOB BIT(7)
133#define IF_MCONT_DLC_MASK 0xf
134
135/*
136 * IFx register masks:
137 * allow easy operation on 16-bit registers when the
138 * argument is 32-bit instead
139 */
140#define IFX_WRITE_LOW_16BIT(x) ((x) & 0xFFFF)
141#define IFX_WRITE_HIGH_16BIT(x) (((x) & 0xFFFF0000) >> 16)
142
143/* message object split */
144#define C_CAN_NO_OF_OBJECTS 32
145#define C_CAN_MSG_OBJ_RX_NUM 16
146#define C_CAN_MSG_OBJ_TX_NUM 16
147
148#define C_CAN_MSG_OBJ_RX_FIRST 1
149#define C_CAN_MSG_OBJ_RX_LAST (C_CAN_MSG_OBJ_RX_FIRST + \
150 C_CAN_MSG_OBJ_RX_NUM - 1)
151
152#define C_CAN_MSG_OBJ_TX_FIRST (C_CAN_MSG_OBJ_RX_LAST + 1)
153#define C_CAN_MSG_OBJ_TX_LAST (C_CAN_MSG_OBJ_TX_FIRST + \
154 C_CAN_MSG_OBJ_TX_NUM - 1)
155
156#define C_CAN_MSG_OBJ_RX_SPLIT 9
157#define C_CAN_MSG_RX_LOW_LAST (C_CAN_MSG_OBJ_RX_SPLIT - 1)
158
159#define C_CAN_NEXT_MSG_OBJ_MASK (C_CAN_MSG_OBJ_TX_NUM - 1)
160#define RECEIVE_OBJECT_BITS 0x0000ffff
161
162/* status interrupt */
163#define STATUS_INTERRUPT 0x8000
164
165/* global interrupt masks */
166#define ENABLE_ALL_INTERRUPTS 1
167#define DISABLE_ALL_INTERRUPTS 0
168
169/* minimum timeout for checking BUSY status */
170#define MIN_TIMEOUT_VALUE 6
171
AnilKumar Ch82120032012-09-21 15:29:01 +0530172/* Wait for ~1 sec for INIT bit */
173#define INIT_WAIT_MS 1000
174
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800175/* napi related */
176#define C_CAN_NAPI_WEIGHT C_CAN_MSG_OBJ_RX_NUM
177
178/* c_can lec values */
179enum c_can_lec_type {
180 LEC_NO_ERROR = 0,
181 LEC_STUFF_ERROR,
182 LEC_FORM_ERROR,
183 LEC_ACK_ERROR,
184 LEC_BIT1_ERROR,
185 LEC_BIT0_ERROR,
186 LEC_CRC_ERROR,
187 LEC_UNUSED,
188};
189
190/*
191 * c_can error types:
192 * Bus errors (BUS_OFF, ERROR_WARNING, ERROR_PASSIVE) are supported
193 */
194enum c_can_bus_error_types {
195 C_CAN_NO_ERROR = 0,
196 C_CAN_BUS_OFF,
197 C_CAN_ERROR_WARNING,
198 C_CAN_ERROR_PASSIVE,
199};
200
Marc Kleine-Budde194b9a42012-07-16 12:58:31 +0200201static const struct can_bittiming_const c_can_bittiming_const = {
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800202 .name = KBUILD_MODNAME,
203 .tseg1_min = 2, /* Time segment 1 = prop_seg + phase_seg1 */
204 .tseg1_max = 16,
205 .tseg2_min = 1, /* Time segment 2 = phase_seg2 */
206 .tseg2_max = 8,
207 .sjw_max = 4,
208 .brp_min = 1,
209 .brp_max = 1024, /* 6-bit BRP field + 4-bit BRPE field*/
210 .brp_inc = 1,
211};
212
AnilKumar Ch4cdd34b2012-08-20 16:50:54 +0530213static inline void c_can_pm_runtime_enable(const struct c_can_priv *priv)
214{
215 if (priv->device)
216 pm_runtime_enable(priv->device);
217}
218
219static inline void c_can_pm_runtime_disable(const struct c_can_priv *priv)
220{
221 if (priv->device)
222 pm_runtime_disable(priv->device);
223}
224
225static inline void c_can_pm_runtime_get_sync(const struct c_can_priv *priv)
226{
227 if (priv->device)
228 pm_runtime_get_sync(priv->device);
229}
230
231static inline void c_can_pm_runtime_put_sync(const struct c_can_priv *priv)
232{
233 if (priv->device)
234 pm_runtime_put_sync(priv->device);
235}
236
AnilKumar Ch52cde852012-11-21 11:14:10 +0530237static inline void c_can_reset_ram(const struct c_can_priv *priv, bool enable)
238{
239 if (priv->raminit)
240 priv->raminit(priv, enable);
241}
242
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800243static inline int get_tx_next_msg_obj(const struct c_can_priv *priv)
244{
245 return (priv->tx_next & C_CAN_NEXT_MSG_OBJ_MASK) +
246 C_CAN_MSG_OBJ_TX_FIRST;
247}
248
249static inline int get_tx_echo_msg_obj(const struct c_can_priv *priv)
250{
251 return (priv->tx_echo & C_CAN_NEXT_MSG_OBJ_MASK) +
252 C_CAN_MSG_OBJ_TX_FIRST;
253}
254
AnilKumar Ch33f81002012-05-29 11:13:15 +0530255static u32 c_can_read_reg32(struct c_can_priv *priv, enum reg index)
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800256{
AnilKumar Ch33f81002012-05-29 11:13:15 +0530257 u32 val = priv->read_reg(priv, index);
258 val |= ((u32) priv->read_reg(priv, index + 1)) << 16;
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800259 return val;
260}
261
262static void c_can_enable_all_interrupts(struct c_can_priv *priv,
263 int enable)
264{
265 unsigned int cntrl_save = priv->read_reg(priv,
AnilKumar Ch33f81002012-05-29 11:13:15 +0530266 C_CAN_CTRL_REG);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800267
268 if (enable)
269 cntrl_save |= (CONTROL_SIE | CONTROL_EIE | CONTROL_IE);
270 else
271 cntrl_save &= ~(CONTROL_EIE | CONTROL_IE | CONTROL_SIE);
272
AnilKumar Ch33f81002012-05-29 11:13:15 +0530273 priv->write_reg(priv, C_CAN_CTRL_REG, cntrl_save);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800274}
275
276static inline int c_can_msg_obj_is_busy(struct c_can_priv *priv, int iface)
277{
278 int count = MIN_TIMEOUT_VALUE;
279
280 while (count && priv->read_reg(priv,
AnilKumar Ch33f81002012-05-29 11:13:15 +0530281 C_CAN_IFACE(COMREQ_REG, iface)) &
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800282 IF_COMR_BUSY) {
283 count--;
284 udelay(1);
285 }
286
287 if (!count)
288 return 1;
289
290 return 0;
291}
292
293static inline void c_can_object_get(struct net_device *dev,
294 int iface, int objno, int mask)
295{
296 struct c_can_priv *priv = netdev_priv(dev);
297
298 /*
299 * As per specs, after writting the message object number in the
300 * IF command request register the transfer b/w interface
301 * register and message RAM must be complete in 6 CAN-CLK
302 * period.
303 */
AnilKumar Ch33f81002012-05-29 11:13:15 +0530304 priv->write_reg(priv, C_CAN_IFACE(COMMSK_REG, iface),
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800305 IFX_WRITE_LOW_16BIT(mask));
AnilKumar Ch33f81002012-05-29 11:13:15 +0530306 priv->write_reg(priv, C_CAN_IFACE(COMREQ_REG, iface),
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800307 IFX_WRITE_LOW_16BIT(objno));
308
309 if (c_can_msg_obj_is_busy(priv, iface))
310 netdev_err(dev, "timed out in object get\n");
311}
312
313static inline void c_can_object_put(struct net_device *dev,
314 int iface, int objno, int mask)
315{
316 struct c_can_priv *priv = netdev_priv(dev);
317
318 /*
319 * As per specs, after writting the message object number in the
320 * IF command request register the transfer b/w interface
321 * register and message RAM must be complete in 6 CAN-CLK
322 * period.
323 */
AnilKumar Ch33f81002012-05-29 11:13:15 +0530324 priv->write_reg(priv, C_CAN_IFACE(COMMSK_REG, iface),
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800325 (IF_COMM_WR | IFX_WRITE_LOW_16BIT(mask)));
AnilKumar Ch33f81002012-05-29 11:13:15 +0530326 priv->write_reg(priv, C_CAN_IFACE(COMREQ_REG, iface),
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800327 IFX_WRITE_LOW_16BIT(objno));
328
329 if (c_can_msg_obj_is_busy(priv, iface))
330 netdev_err(dev, "timed out in object put\n");
331}
332
333static void c_can_write_msg_object(struct net_device *dev,
334 int iface, struct can_frame *frame, int objno)
335{
336 int i;
337 u16 flags = 0;
338 unsigned int id;
339 struct c_can_priv *priv = netdev_priv(dev);
340
341 if (!(frame->can_id & CAN_RTR_FLAG))
342 flags |= IF_ARB_TRANSMIT;
343
344 if (frame->can_id & CAN_EFF_FLAG) {
345 id = frame->can_id & CAN_EFF_MASK;
346 flags |= IF_ARB_MSGXTD;
347 } else
348 id = ((frame->can_id & CAN_SFF_MASK) << 18);
349
350 flags |= IF_ARB_MSGVAL;
351
AnilKumar Ch33f81002012-05-29 11:13:15 +0530352 priv->write_reg(priv, C_CAN_IFACE(ARB1_REG, iface),
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800353 IFX_WRITE_LOW_16BIT(id));
AnilKumar Ch33f81002012-05-29 11:13:15 +0530354 priv->write_reg(priv, C_CAN_IFACE(ARB2_REG, iface), flags |
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800355 IFX_WRITE_HIGH_16BIT(id));
356
357 for (i = 0; i < frame->can_dlc; i += 2) {
AnilKumar Ch33f81002012-05-29 11:13:15 +0530358 priv->write_reg(priv, C_CAN_IFACE(DATA1_REG, iface) + i / 2,
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800359 frame->data[i] | (frame->data[i + 1] << 8));
360 }
361
362 /* enable interrupt for this message object */
AnilKumar Ch33f81002012-05-29 11:13:15 +0530363 priv->write_reg(priv, C_CAN_IFACE(MSGCTRL_REG, iface),
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800364 IF_MCONT_TXIE | IF_MCONT_TXRQST | IF_MCONT_EOB |
365 frame->can_dlc);
366 c_can_object_put(dev, iface, objno, IF_COMM_ALL);
367}
368
369static inline void c_can_mark_rx_msg_obj(struct net_device *dev,
370 int iface, int ctrl_mask,
371 int obj)
372{
373 struct c_can_priv *priv = netdev_priv(dev);
374
AnilKumar Ch33f81002012-05-29 11:13:15 +0530375 priv->write_reg(priv, C_CAN_IFACE(MSGCTRL_REG, iface),
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800376 ctrl_mask & ~(IF_MCONT_MSGLST | IF_MCONT_INTPND));
377 c_can_object_put(dev, iface, obj, IF_COMM_CONTROL);
378
379}
380
381static inline void c_can_activate_all_lower_rx_msg_obj(struct net_device *dev,
382 int iface,
383 int ctrl_mask)
384{
385 int i;
386 struct c_can_priv *priv = netdev_priv(dev);
387
388 for (i = C_CAN_MSG_OBJ_RX_FIRST; i <= C_CAN_MSG_RX_LOW_LAST; i++) {
AnilKumar Ch33f81002012-05-29 11:13:15 +0530389 priv->write_reg(priv, C_CAN_IFACE(MSGCTRL_REG, iface),
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800390 ctrl_mask & ~(IF_MCONT_MSGLST |
391 IF_MCONT_INTPND | IF_MCONT_NEWDAT));
392 c_can_object_put(dev, iface, i, IF_COMM_CONTROL);
393 }
394}
395
396static inline void c_can_activate_rx_msg_obj(struct net_device *dev,
397 int iface, int ctrl_mask,
398 int obj)
399{
400 struct c_can_priv *priv = netdev_priv(dev);
401
AnilKumar Ch33f81002012-05-29 11:13:15 +0530402 priv->write_reg(priv, C_CAN_IFACE(MSGCTRL_REG, iface),
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800403 ctrl_mask & ~(IF_MCONT_MSGLST |
404 IF_MCONT_INTPND | IF_MCONT_NEWDAT));
405 c_can_object_put(dev, iface, obj, IF_COMM_CONTROL);
406}
407
408static void c_can_handle_lost_msg_obj(struct net_device *dev,
409 int iface, int objno)
410{
411 struct c_can_priv *priv = netdev_priv(dev);
412 struct net_device_stats *stats = &dev->stats;
413 struct sk_buff *skb;
414 struct can_frame *frame;
415
416 netdev_err(dev, "msg lost in buffer %d\n", objno);
417
418 c_can_object_get(dev, iface, objno, IF_COMM_ALL & ~IF_COMM_TXRQST);
419
AnilKumar Ch33f81002012-05-29 11:13:15 +0530420 priv->write_reg(priv, C_CAN_IFACE(MSGCTRL_REG, iface),
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800421 IF_MCONT_CLR_MSGLST);
422
423 c_can_object_put(dev, 0, objno, IF_COMM_CONTROL);
424
425 /* create an error msg */
426 skb = alloc_can_err_skb(dev, &frame);
427 if (unlikely(!skb))
428 return;
429
430 frame->can_id |= CAN_ERR_CRTL;
431 frame->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
432 stats->rx_errors++;
433 stats->rx_over_errors++;
434
435 netif_receive_skb(skb);
436}
437
438static int c_can_read_msg_object(struct net_device *dev, int iface, int ctrl)
439{
440 u16 flags, data;
441 int i;
442 unsigned int val;
443 struct c_can_priv *priv = netdev_priv(dev);
444 struct net_device_stats *stats = &dev->stats;
445 struct sk_buff *skb;
446 struct can_frame *frame;
447
448 skb = alloc_can_skb(dev, &frame);
449 if (!skb) {
450 stats->rx_dropped++;
451 return -ENOMEM;
452 }
453
454 frame->can_dlc = get_can_dlc(ctrl & 0x0F);
455
AnilKumar Ch33f81002012-05-29 11:13:15 +0530456 flags = priv->read_reg(priv, C_CAN_IFACE(ARB2_REG, iface));
457 val = priv->read_reg(priv, C_CAN_IFACE(ARB1_REG, iface)) |
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800458 (flags << 16);
459
460 if (flags & IF_ARB_MSGXTD)
461 frame->can_id = (val & CAN_EFF_MASK) | CAN_EFF_FLAG;
462 else
463 frame->can_id = (val >> 18) & CAN_SFF_MASK;
464
465 if (flags & IF_ARB_TRANSMIT)
466 frame->can_id |= CAN_RTR_FLAG;
467 else {
468 for (i = 0; i < frame->can_dlc; i += 2) {
469 data = priv->read_reg(priv,
AnilKumar Ch33f81002012-05-29 11:13:15 +0530470 C_CAN_IFACE(DATA1_REG, iface) + i / 2);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800471 frame->data[i] = data;
472 frame->data[i + 1] = data >> 8;
473 }
474 }
475
476 netif_receive_skb(skb);
477
478 stats->rx_packets++;
479 stats->rx_bytes += frame->can_dlc;
480
Fabio Baltieri5090f802012-12-18 18:51:01 +0100481 can_led_event(dev, CAN_LED_EVENT_RX);
482
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800483 return 0;
484}
485
486static void c_can_setup_receive_object(struct net_device *dev, int iface,
487 int objno, unsigned int mask,
488 unsigned int id, unsigned int mcont)
489{
490 struct c_can_priv *priv = netdev_priv(dev);
491
AnilKumar Ch33f81002012-05-29 11:13:15 +0530492 priv->write_reg(priv, C_CAN_IFACE(MASK1_REG, iface),
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800493 IFX_WRITE_LOW_16BIT(mask));
Alexander Stein2bd3bc42012-12-13 10:06:10 +0100494
495 /* According to C_CAN documentation, the reserved bit
496 * in IFx_MASK2 register is fixed 1
497 */
AnilKumar Ch33f81002012-05-29 11:13:15 +0530498 priv->write_reg(priv, C_CAN_IFACE(MASK2_REG, iface),
Alexander Stein2bd3bc42012-12-13 10:06:10 +0100499 IFX_WRITE_HIGH_16BIT(mask) | BIT(13));
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800500
AnilKumar Ch33f81002012-05-29 11:13:15 +0530501 priv->write_reg(priv, C_CAN_IFACE(ARB1_REG, iface),
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800502 IFX_WRITE_LOW_16BIT(id));
AnilKumar Ch33f81002012-05-29 11:13:15 +0530503 priv->write_reg(priv, C_CAN_IFACE(ARB2_REG, iface),
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800504 (IF_ARB_MSGVAL | IFX_WRITE_HIGH_16BIT(id)));
505
AnilKumar Ch33f81002012-05-29 11:13:15 +0530506 priv->write_reg(priv, C_CAN_IFACE(MSGCTRL_REG, iface), mcont);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800507 c_can_object_put(dev, iface, objno, IF_COMM_ALL & ~IF_COMM_TXRQST);
508
509 netdev_dbg(dev, "obj no:%d, msgval:0x%08x\n", objno,
AnilKumar Ch33f81002012-05-29 11:13:15 +0530510 c_can_read_reg32(priv, C_CAN_MSGVAL1_REG));
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800511}
512
513static void c_can_inval_msg_object(struct net_device *dev, int iface, int objno)
514{
515 struct c_can_priv *priv = netdev_priv(dev);
516
AnilKumar Ch33f81002012-05-29 11:13:15 +0530517 priv->write_reg(priv, C_CAN_IFACE(ARB1_REG, iface), 0);
518 priv->write_reg(priv, C_CAN_IFACE(ARB2_REG, iface), 0);
519 priv->write_reg(priv, C_CAN_IFACE(MSGCTRL_REG, iface), 0);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800520
521 c_can_object_put(dev, iface, objno, IF_COMM_ARB | IF_COMM_CONTROL);
522
523 netdev_dbg(dev, "obj no:%d, msgval:0x%08x\n", objno,
AnilKumar Ch33f81002012-05-29 11:13:15 +0530524 c_can_read_reg32(priv, C_CAN_MSGVAL1_REG));
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800525}
526
527static inline int c_can_is_next_tx_obj_busy(struct c_can_priv *priv, int objno)
528{
AnilKumar Ch33f81002012-05-29 11:13:15 +0530529 int val = c_can_read_reg32(priv, C_CAN_TXRQST1_REG);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800530
531 /*
532 * as transmission request register's bit n-1 corresponds to
533 * message object n, we need to handle the same properly.
534 */
535 if (val & (1 << (objno - 1)))
536 return 1;
537
538 return 0;
539}
540
541static netdev_tx_t c_can_start_xmit(struct sk_buff *skb,
542 struct net_device *dev)
543{
544 u32 msg_obj_no;
545 struct c_can_priv *priv = netdev_priv(dev);
546 struct can_frame *frame = (struct can_frame *)skb->data;
547
548 if (can_dropped_invalid_skb(dev, skb))
549 return NETDEV_TX_OK;
550
551 msg_obj_no = get_tx_next_msg_obj(priv);
552
553 /* prepare message object for transmission */
554 c_can_write_msg_object(dev, 0, frame, msg_obj_no);
555 can_put_echo_skb(skb, dev, msg_obj_no - C_CAN_MSG_OBJ_TX_FIRST);
556
557 /*
558 * we have to stop the queue in case of a wrap around or
559 * if the next TX message object is still in use
560 */
561 priv->tx_next++;
562 if (c_can_is_next_tx_obj_busy(priv, get_tx_next_msg_obj(priv)) ||
563 (priv->tx_next & C_CAN_NEXT_MSG_OBJ_MASK) == 0)
564 netif_stop_queue(dev);
565
566 return NETDEV_TX_OK;
567}
568
569static int c_can_set_bittiming(struct net_device *dev)
570{
571 unsigned int reg_btr, reg_brpe, ctrl_save;
572 u8 brp, brpe, sjw, tseg1, tseg2;
573 u32 ten_bit_brp;
574 struct c_can_priv *priv = netdev_priv(dev);
575 const struct can_bittiming *bt = &priv->can.bittiming;
576
577 /* c_can provides a 6-bit brp and 4-bit brpe fields */
578 ten_bit_brp = bt->brp - 1;
579 brp = ten_bit_brp & BTR_BRP_MASK;
580 brpe = ten_bit_brp >> 6;
581
582 sjw = bt->sjw - 1;
583 tseg1 = bt->prop_seg + bt->phase_seg1 - 1;
584 tseg2 = bt->phase_seg2 - 1;
585 reg_btr = brp | (sjw << BTR_SJW_SHIFT) | (tseg1 << BTR_TSEG1_SHIFT) |
586 (tseg2 << BTR_TSEG2_SHIFT);
587 reg_brpe = brpe & BRP_EXT_BRPE_MASK;
588
589 netdev_info(dev,
590 "setting BTR=%04x BRPE=%04x\n", reg_btr, reg_brpe);
591
AnilKumar Ch33f81002012-05-29 11:13:15 +0530592 ctrl_save = priv->read_reg(priv, C_CAN_CTRL_REG);
593 priv->write_reg(priv, C_CAN_CTRL_REG,
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800594 ctrl_save | CONTROL_CCE | CONTROL_INIT);
AnilKumar Ch33f81002012-05-29 11:13:15 +0530595 priv->write_reg(priv, C_CAN_BTR_REG, reg_btr);
596 priv->write_reg(priv, C_CAN_BRPEXT_REG, reg_brpe);
597 priv->write_reg(priv, C_CAN_CTRL_REG, ctrl_save);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800598
599 return 0;
600}
601
602/*
603 * Configure C_CAN message objects for Tx and Rx purposes:
604 * C_CAN provides a total of 32 message objects that can be configured
605 * either for Tx or Rx purposes. Here the first 16 message objects are used as
606 * a reception FIFO. The end of reception FIFO is signified by the EoB bit
607 * being SET. The remaining 16 message objects are kept aside for Tx purposes.
608 * See user guide document for further details on configuring message
609 * objects.
610 */
611static void c_can_configure_msg_objects(struct net_device *dev)
612{
613 int i;
614
615 /* first invalidate all message objects */
616 for (i = C_CAN_MSG_OBJ_RX_FIRST; i <= C_CAN_NO_OF_OBJECTS; i++)
617 c_can_inval_msg_object(dev, 0, i);
618
619 /* setup receive message objects */
620 for (i = C_CAN_MSG_OBJ_RX_FIRST; i < C_CAN_MSG_OBJ_RX_LAST; i++)
621 c_can_setup_receive_object(dev, 0, i, 0, 0,
622 (IF_MCONT_RXIE | IF_MCONT_UMASK) & ~IF_MCONT_EOB);
623
624 c_can_setup_receive_object(dev, 0, C_CAN_MSG_OBJ_RX_LAST, 0, 0,
625 IF_MCONT_EOB | IF_MCONT_RXIE | IF_MCONT_UMASK);
626}
627
628/*
629 * Configure C_CAN chip:
630 * - enable/disable auto-retransmission
631 * - set operating mode
632 * - configure message objects
633 */
634static void c_can_chip_config(struct net_device *dev)
635{
636 struct c_can_priv *priv = netdev_priv(dev);
637
Marc Kleine-Buddeee6f0982011-03-24 02:34:32 +0000638 /* enable automatic retransmission */
AnilKumar Ch33f81002012-05-29 11:13:15 +0530639 priv->write_reg(priv, C_CAN_CTRL_REG,
Marc Kleine-Buddeee6f0982011-03-24 02:34:32 +0000640 CONTROL_ENABLE_AR);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800641
Dan Carpenterd9cb9bd2012-06-15 00:20:44 +0000642 if ((priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY) &&
643 (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)) {
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800644 /* loopback + silent mode : useful for hot self-test */
AnilKumar Ch33f81002012-05-29 11:13:15 +0530645 priv->write_reg(priv, C_CAN_CTRL_REG, CONTROL_EIE |
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800646 CONTROL_SIE | CONTROL_IE | CONTROL_TEST);
AnilKumar Ch33f81002012-05-29 11:13:15 +0530647 priv->write_reg(priv, C_CAN_TEST_REG,
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800648 TEST_LBACK | TEST_SILENT);
649 } else if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK) {
650 /* loopback mode : useful for self-test function */
AnilKumar Ch33f81002012-05-29 11:13:15 +0530651 priv->write_reg(priv, C_CAN_CTRL_REG, CONTROL_EIE |
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800652 CONTROL_SIE | CONTROL_IE | CONTROL_TEST);
AnilKumar Ch33f81002012-05-29 11:13:15 +0530653 priv->write_reg(priv, C_CAN_TEST_REG, TEST_LBACK);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800654 } else if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY) {
655 /* silent mode : bus-monitoring mode */
AnilKumar Ch33f81002012-05-29 11:13:15 +0530656 priv->write_reg(priv, C_CAN_CTRL_REG, CONTROL_EIE |
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800657 CONTROL_SIE | CONTROL_IE | CONTROL_TEST);
AnilKumar Ch33f81002012-05-29 11:13:15 +0530658 priv->write_reg(priv, C_CAN_TEST_REG, TEST_SILENT);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800659 } else
660 /* normal mode*/
AnilKumar Ch33f81002012-05-29 11:13:15 +0530661 priv->write_reg(priv, C_CAN_CTRL_REG,
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800662 CONTROL_EIE | CONTROL_SIE | CONTROL_IE);
663
664 /* configure message objects */
665 c_can_configure_msg_objects(dev);
666
667 /* set a `lec` value so that we can check for updates later */
AnilKumar Ch33f81002012-05-29 11:13:15 +0530668 priv->write_reg(priv, C_CAN_STS_REG, LEC_UNUSED);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800669
670 /* set bittiming params */
671 c_can_set_bittiming(dev);
672}
673
674static void c_can_start(struct net_device *dev)
675{
676 struct c_can_priv *priv = netdev_priv(dev);
677
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800678 /* basic c_can configuration */
679 c_can_chip_config(dev);
680
681 priv->can.state = CAN_STATE_ERROR_ACTIVE;
682
683 /* reset tx helper pointers */
684 priv->tx_next = priv->tx_echo = 0;
Jan Altenberg4f2d56c2011-03-21 18:19:26 -0700685
686 /* enable status change, error and module interrupts */
687 c_can_enable_all_interrupts(priv, ENABLE_ALL_INTERRUPTS);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800688}
689
690static void c_can_stop(struct net_device *dev)
691{
692 struct c_can_priv *priv = netdev_priv(dev);
693
694 /* disable all interrupts */
695 c_can_enable_all_interrupts(priv, DISABLE_ALL_INTERRUPTS);
696
697 /* set the state as STOPPED */
698 priv->can.state = CAN_STATE_STOPPED;
699}
700
701static int c_can_set_mode(struct net_device *dev, enum can_mode mode)
702{
703 switch (mode) {
704 case CAN_MODE_START:
705 c_can_start(dev);
706 netif_wake_queue(dev);
707 break;
708 default:
709 return -EOPNOTSUPP;
710 }
711
712 return 0;
713}
714
Marc Kleine-Budde45635882013-11-24 23:31:24 +0100715static int __c_can_get_berr_counter(const struct net_device *dev,
716 struct can_berr_counter *bec)
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800717{
718 unsigned int reg_err_counter;
719 struct c_can_priv *priv = netdev_priv(dev);
720
AnilKumar Ch33f81002012-05-29 11:13:15 +0530721 reg_err_counter = priv->read_reg(priv, C_CAN_ERR_CNT_REG);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800722 bec->rxerr = (reg_err_counter & ERR_CNT_REC_MASK) >>
723 ERR_CNT_REC_SHIFT;
724 bec->txerr = reg_err_counter & ERR_CNT_TEC_MASK;
725
Marc Kleine-Budde45635882013-11-24 23:31:24 +0100726 return 0;
727}
728
729static int c_can_get_berr_counter(const struct net_device *dev,
730 struct can_berr_counter *bec)
731{
732 struct c_can_priv *priv = netdev_priv(dev);
733 int err;
734
735 c_can_pm_runtime_get_sync(priv);
736 err = __c_can_get_berr_counter(dev, bec);
AnilKumar Ch4cdd34b2012-08-20 16:50:54 +0530737 c_can_pm_runtime_put_sync(priv);
738
Marc Kleine-Budde45635882013-11-24 23:31:24 +0100739 return err;
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800740}
741
742/*
743 * theory of operation:
744 *
745 * priv->tx_echo holds the number of the oldest can_frame put for
746 * transmission into the hardware, but not yet ACKed by the CAN tx
747 * complete IRQ.
748 *
749 * We iterate from priv->tx_echo to priv->tx_next and check if the
750 * packet has been transmitted, echo it back to the CAN framework.
AnilKumar Ch617cacc2012-05-23 17:45:09 +0530751 * If we discover a not yet transmitted packet, stop looking for more.
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800752 */
753static void c_can_do_tx(struct net_device *dev)
754{
755 u32 val;
756 u32 msg_obj_no;
757 struct c_can_priv *priv = netdev_priv(dev);
758 struct net_device_stats *stats = &dev->stats;
759
760 for (/* nix */; (priv->tx_next - priv->tx_echo) > 0; priv->tx_echo++) {
761 msg_obj_no = get_tx_echo_msg_obj(priv);
AnilKumar Ch33f81002012-05-29 11:13:15 +0530762 val = c_can_read_reg32(priv, C_CAN_TXRQST1_REG);
AnilKumar Ch617cacc2012-05-23 17:45:09 +0530763 if (!(val & (1 << (msg_obj_no - 1)))) {
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800764 can_get_echo_skb(dev,
765 msg_obj_no - C_CAN_MSG_OBJ_TX_FIRST);
766 stats->tx_bytes += priv->read_reg(priv,
AnilKumar Ch33f81002012-05-29 11:13:15 +0530767 C_CAN_IFACE(MSGCTRL_REG, 0))
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800768 & IF_MCONT_DLC_MASK;
769 stats->tx_packets++;
Fabio Baltieri5090f802012-12-18 18:51:01 +0100770 can_led_event(dev, CAN_LED_EVENT_TX);
Jan Altenbergdc760b32011-03-27 18:24:10 -0700771 c_can_inval_msg_object(dev, 0, msg_obj_no);
AnilKumar Ch617cacc2012-05-23 17:45:09 +0530772 } else {
773 break;
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800774 }
775 }
776
777 /* restart queue if wrap-up or if queue stalled on last pkt */
778 if (((priv->tx_next & C_CAN_NEXT_MSG_OBJ_MASK) != 0) ||
779 ((priv->tx_echo & C_CAN_NEXT_MSG_OBJ_MASK) == 0))
780 netif_wake_queue(dev);
781}
782
783/*
784 * theory of operation:
785 *
786 * c_can core saves a received CAN message into the first free message
787 * object it finds free (starting with the lowest). Bits NEWDAT and
788 * INTPND are set for this message object indicating that a new message
789 * has arrived. To work-around this issue, we keep two groups of message
790 * objects whose partitioning is defined by C_CAN_MSG_OBJ_RX_SPLIT.
791 *
792 * To ensure in-order frame reception we use the following
793 * approach while re-activating a message object to receive further
794 * frames:
795 * - if the current message object number is lower than
796 * C_CAN_MSG_RX_LOW_LAST, do not clear the NEWDAT bit while clearing
797 * the INTPND bit.
798 * - if the current message object number is equal to
799 * C_CAN_MSG_RX_LOW_LAST then clear the NEWDAT bit of all lower
800 * receive message objects.
801 * - if the current message object number is greater than
802 * C_CAN_MSG_RX_LOW_LAST then clear the NEWDAT bit of
803 * only this message object.
804 */
805static int c_can_do_rx_poll(struct net_device *dev, int quota)
806{
807 u32 num_rx_pkts = 0;
808 unsigned int msg_obj, msg_ctrl_save;
809 struct c_can_priv *priv = netdev_priv(dev);
AnilKumar Ch33f81002012-05-29 11:13:15 +0530810 u32 val = c_can_read_reg32(priv, C_CAN_INTPND1_REG);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800811
812 for (msg_obj = C_CAN_MSG_OBJ_RX_FIRST;
813 msg_obj <= C_CAN_MSG_OBJ_RX_LAST && quota > 0;
AnilKumar Ch33f81002012-05-29 11:13:15 +0530814 val = c_can_read_reg32(priv, C_CAN_INTPND1_REG),
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800815 msg_obj++) {
816 /*
817 * as interrupt pending register's bit n-1 corresponds to
818 * message object n, we need to handle the same properly.
819 */
820 if (val & (1 << (msg_obj - 1))) {
821 c_can_object_get(dev, 0, msg_obj, IF_COMM_ALL &
822 ~IF_COMM_TXRQST);
823 msg_ctrl_save = priv->read_reg(priv,
AnilKumar Ch33f81002012-05-29 11:13:15 +0530824 C_CAN_IFACE(MSGCTRL_REG, 0));
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800825
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800826 if (msg_ctrl_save & IF_MCONT_MSGLST) {
827 c_can_handle_lost_msg_obj(dev, 0, msg_obj);
828 num_rx_pkts++;
829 quota--;
830 continue;
831 }
832
Markus Pargmannef1c6322013-10-28 09:54:40 +0100833 if (msg_ctrl_save & IF_MCONT_EOB)
834 return num_rx_pkts;
835
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800836 if (!(msg_ctrl_save & IF_MCONT_NEWDAT))
837 continue;
838
839 /* read the data from the message object */
840 c_can_read_msg_object(dev, 0, msg_ctrl_save);
841
842 if (msg_obj < C_CAN_MSG_RX_LOW_LAST)
843 c_can_mark_rx_msg_obj(dev, 0,
844 msg_ctrl_save, msg_obj);
845 else if (msg_obj > C_CAN_MSG_RX_LOW_LAST)
846 /* activate this msg obj */
847 c_can_activate_rx_msg_obj(dev, 0,
848 msg_ctrl_save, msg_obj);
849 else if (msg_obj == C_CAN_MSG_RX_LOW_LAST)
850 /* activate all lower message objects */
851 c_can_activate_all_lower_rx_msg_obj(dev,
852 0, msg_ctrl_save);
853
854 num_rx_pkts++;
855 quota--;
856 }
857 }
858
859 return num_rx_pkts;
860}
861
862static inline int c_can_has_and_handle_berr(struct c_can_priv *priv)
863{
864 return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
865 (priv->current_status & LEC_UNUSED);
866}
867
868static int c_can_handle_state_change(struct net_device *dev,
869 enum c_can_bus_error_types error_type)
870{
871 unsigned int reg_err_counter;
872 unsigned int rx_err_passive;
873 struct c_can_priv *priv = netdev_priv(dev);
874 struct net_device_stats *stats = &dev->stats;
875 struct can_frame *cf;
876 struct sk_buff *skb;
877 struct can_berr_counter bec;
878
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300879 /* propagate the error condition to the CAN stack */
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800880 skb = alloc_can_err_skb(dev, &cf);
881 if (unlikely(!skb))
882 return 0;
883
Marc Kleine-Budde45635882013-11-24 23:31:24 +0100884 __c_can_get_berr_counter(dev, &bec);
AnilKumar Ch33f81002012-05-29 11:13:15 +0530885 reg_err_counter = priv->read_reg(priv, C_CAN_ERR_CNT_REG);
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800886 rx_err_passive = (reg_err_counter & ERR_CNT_RP_MASK) >>
887 ERR_CNT_RP_SHIFT;
888
889 switch (error_type) {
890 case C_CAN_ERROR_WARNING:
891 /* error warning state */
892 priv->can.can_stats.error_warning++;
893 priv->can.state = CAN_STATE_ERROR_WARNING;
894 cf->can_id |= CAN_ERR_CRTL;
895 cf->data[1] = (bec.txerr > bec.rxerr) ?
896 CAN_ERR_CRTL_TX_WARNING :
897 CAN_ERR_CRTL_RX_WARNING;
898 cf->data[6] = bec.txerr;
899 cf->data[7] = bec.rxerr;
900
901 break;
902 case C_CAN_ERROR_PASSIVE:
903 /* error passive state */
904 priv->can.can_stats.error_passive++;
905 priv->can.state = CAN_STATE_ERROR_PASSIVE;
906 cf->can_id |= CAN_ERR_CRTL;
907 if (rx_err_passive)
908 cf->data[1] |= CAN_ERR_CRTL_RX_PASSIVE;
909 if (bec.txerr > 127)
910 cf->data[1] |= CAN_ERR_CRTL_TX_PASSIVE;
911
912 cf->data[6] = bec.txerr;
913 cf->data[7] = bec.rxerr;
914 break;
915 case C_CAN_BUS_OFF:
916 /* bus-off state */
917 priv->can.state = CAN_STATE_BUS_OFF;
918 cf->can_id |= CAN_ERR_BUSOFF;
919 /*
920 * disable all interrupts in bus-off mode to ensure that
921 * the CPU is not hogged down
922 */
923 c_can_enable_all_interrupts(priv, DISABLE_ALL_INTERRUPTS);
924 can_bus_off(dev);
925 break;
926 default:
927 break;
928 }
929
930 netif_receive_skb(skb);
931 stats->rx_packets++;
932 stats->rx_bytes += cf->can_dlc;
933
934 return 1;
935}
936
937static int c_can_handle_bus_err(struct net_device *dev,
938 enum c_can_lec_type lec_type)
939{
940 struct c_can_priv *priv = netdev_priv(dev);
941 struct net_device_stats *stats = &dev->stats;
942 struct can_frame *cf;
943 struct sk_buff *skb;
944
945 /*
946 * early exit if no lec update or no error.
947 * no lec update means that no CAN bus event has been detected
948 * since CPU wrote 0x7 value to status reg.
949 */
950 if (lec_type == LEC_UNUSED || lec_type == LEC_NO_ERROR)
951 return 0;
952
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300953 /* propagate the error condition to the CAN stack */
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800954 skb = alloc_can_err_skb(dev, &cf);
955 if (unlikely(!skb))
956 return 0;
957
958 /*
959 * check for 'last error code' which tells us the
960 * type of the last error to occur on the CAN bus
961 */
962
963 /* common for all type of bus errors */
964 priv->can.can_stats.bus_error++;
965 stats->rx_errors++;
966 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
967 cf->data[2] |= CAN_ERR_PROT_UNSPEC;
968
969 switch (lec_type) {
970 case LEC_STUFF_ERROR:
971 netdev_dbg(dev, "stuff error\n");
972 cf->data[2] |= CAN_ERR_PROT_STUFF;
973 break;
974 case LEC_FORM_ERROR:
975 netdev_dbg(dev, "form error\n");
976 cf->data[2] |= CAN_ERR_PROT_FORM;
977 break;
978 case LEC_ACK_ERROR:
979 netdev_dbg(dev, "ack error\n");
Olivier Sobrie6ea45882013-01-18 09:32:39 +0100980 cf->data[3] |= (CAN_ERR_PROT_LOC_ACK |
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800981 CAN_ERR_PROT_LOC_ACK_DEL);
982 break;
983 case LEC_BIT1_ERROR:
984 netdev_dbg(dev, "bit1 error\n");
985 cf->data[2] |= CAN_ERR_PROT_BIT1;
986 break;
987 case LEC_BIT0_ERROR:
988 netdev_dbg(dev, "bit0 error\n");
989 cf->data[2] |= CAN_ERR_PROT_BIT0;
990 break;
991 case LEC_CRC_ERROR:
992 netdev_dbg(dev, "CRC error\n");
Olivier Sobrie6ea45882013-01-18 09:32:39 +0100993 cf->data[3] |= (CAN_ERR_PROT_LOC_CRC_SEQ |
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800994 CAN_ERR_PROT_LOC_CRC_DEL);
995 break;
996 default:
997 break;
998 }
999
1000 /* set a `lec` value so that we can check for updates later */
AnilKumar Ch33f81002012-05-29 11:13:15 +05301001 priv->write_reg(priv, C_CAN_STS_REG, LEC_UNUSED);
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001002
1003 netif_receive_skb(skb);
1004 stats->rx_packets++;
1005 stats->rx_bytes += cf->can_dlc;
1006
1007 return 1;
1008}
1009
1010static int c_can_poll(struct napi_struct *napi, int quota)
1011{
1012 u16 irqstatus;
1013 int lec_type = 0;
1014 int work_done = 0;
1015 struct net_device *dev = napi->dev;
1016 struct c_can_priv *priv = netdev_priv(dev);
1017
AnilKumar Ch148c87c2012-05-23 17:45:10 +05301018 irqstatus = priv->irqstatus;
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001019 if (!irqstatus)
1020 goto end;
1021
1022 /* status events have the highest priority */
1023 if (irqstatus == STATUS_INTERRUPT) {
1024 priv->current_status = priv->read_reg(priv,
AnilKumar Ch33f81002012-05-29 11:13:15 +05301025 C_CAN_STS_REG);
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001026
1027 /* handle Tx/Rx events */
1028 if (priv->current_status & STATUS_TXOK)
AnilKumar Ch33f81002012-05-29 11:13:15 +05301029 priv->write_reg(priv, C_CAN_STS_REG,
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001030 priv->current_status & ~STATUS_TXOK);
1031
1032 if (priv->current_status & STATUS_RXOK)
AnilKumar Ch33f81002012-05-29 11:13:15 +05301033 priv->write_reg(priv, C_CAN_STS_REG,
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001034 priv->current_status & ~STATUS_RXOK);
1035
1036 /* handle state changes */
1037 if ((priv->current_status & STATUS_EWARN) &&
1038 (!(priv->last_status & STATUS_EWARN))) {
1039 netdev_dbg(dev, "entered error warning state\n");
1040 work_done += c_can_handle_state_change(dev,
1041 C_CAN_ERROR_WARNING);
1042 }
1043 if ((priv->current_status & STATUS_EPASS) &&
1044 (!(priv->last_status & STATUS_EPASS))) {
1045 netdev_dbg(dev, "entered error passive state\n");
1046 work_done += c_can_handle_state_change(dev,
1047 C_CAN_ERROR_PASSIVE);
1048 }
1049 if ((priv->current_status & STATUS_BOFF) &&
1050 (!(priv->last_status & STATUS_BOFF))) {
1051 netdev_dbg(dev, "entered bus off state\n");
1052 work_done += c_can_handle_state_change(dev,
1053 C_CAN_BUS_OFF);
1054 }
1055
1056 /* handle bus recovery events */
1057 if ((!(priv->current_status & STATUS_BOFF)) &&
1058 (priv->last_status & STATUS_BOFF)) {
1059 netdev_dbg(dev, "left bus off state\n");
1060 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1061 }
1062 if ((!(priv->current_status & STATUS_EPASS)) &&
1063 (priv->last_status & STATUS_EPASS)) {
1064 netdev_dbg(dev, "left error passive state\n");
1065 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1066 }
1067
1068 priv->last_status = priv->current_status;
1069
1070 /* handle lec errors on the bus */
1071 lec_type = c_can_has_and_handle_berr(priv);
1072 if (lec_type)
1073 work_done += c_can_handle_bus_err(dev, lec_type);
1074 } else if ((irqstatus >= C_CAN_MSG_OBJ_RX_FIRST) &&
1075 (irqstatus <= C_CAN_MSG_OBJ_RX_LAST)) {
1076 /* handle events corresponding to receive message objects */
1077 work_done += c_can_do_rx_poll(dev, (quota - work_done));
1078 } else if ((irqstatus >= C_CAN_MSG_OBJ_TX_FIRST) &&
1079 (irqstatus <= C_CAN_MSG_OBJ_TX_LAST)) {
1080 /* handle events corresponding to transmit message objects */
1081 c_can_do_tx(dev);
1082 }
1083
1084end:
1085 if (work_done < quota) {
1086 napi_complete(napi);
1087 /* enable all IRQs */
1088 c_can_enable_all_interrupts(priv, ENABLE_ALL_INTERRUPTS);
1089 }
1090
1091 return work_done;
1092}
1093
1094static irqreturn_t c_can_isr(int irq, void *dev_id)
1095{
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001096 struct net_device *dev = (struct net_device *)dev_id;
1097 struct c_can_priv *priv = netdev_priv(dev);
1098
AnilKumar Ch33f81002012-05-29 11:13:15 +05301099 priv->irqstatus = priv->read_reg(priv, C_CAN_INT_REG);
AnilKumar Ch148c87c2012-05-23 17:45:10 +05301100 if (!priv->irqstatus)
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001101 return IRQ_NONE;
1102
1103 /* disable all interrupts and schedule the NAPI */
1104 c_can_enable_all_interrupts(priv, DISABLE_ALL_INTERRUPTS);
1105 napi_schedule(&priv->napi);
1106
1107 return IRQ_HANDLED;
1108}
1109
1110static int c_can_open(struct net_device *dev)
1111{
1112 int err;
1113 struct c_can_priv *priv = netdev_priv(dev);
1114
AnilKumar Ch4cdd34b2012-08-20 16:50:54 +05301115 c_can_pm_runtime_get_sync(priv);
AnilKumar Ch52cde852012-11-21 11:14:10 +05301116 c_can_reset_ram(priv, true);
AnilKumar Ch4cdd34b2012-08-20 16:50:54 +05301117
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001118 /* open the can device */
1119 err = open_candev(dev);
1120 if (err) {
1121 netdev_err(dev, "failed to open can device\n");
AnilKumar Ch4cdd34b2012-08-20 16:50:54 +05301122 goto exit_open_fail;
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001123 }
1124
1125 /* register interrupt handler */
1126 err = request_irq(dev->irq, &c_can_isr, IRQF_SHARED, dev->name,
1127 dev);
1128 if (err < 0) {
1129 netdev_err(dev, "failed to request interrupt\n");
1130 goto exit_irq_fail;
1131 }
1132
AnilKumar Chf461f272012-05-23 17:45:11 +05301133 napi_enable(&priv->napi);
1134
Fabio Baltieri5090f802012-12-18 18:51:01 +01001135 can_led_event(dev, CAN_LED_EVENT_OPEN);
1136
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001137 /* start the c_can controller */
1138 c_can_start(dev);
1139
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001140 netif_start_queue(dev);
1141
1142 return 0;
1143
1144exit_irq_fail:
1145 close_candev(dev);
AnilKumar Ch4cdd34b2012-08-20 16:50:54 +05301146exit_open_fail:
AnilKumar Ch52cde852012-11-21 11:14:10 +05301147 c_can_reset_ram(priv, false);
AnilKumar Ch4cdd34b2012-08-20 16:50:54 +05301148 c_can_pm_runtime_put_sync(priv);
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001149 return err;
1150}
1151
1152static int c_can_close(struct net_device *dev)
1153{
1154 struct c_can_priv *priv = netdev_priv(dev);
1155
1156 netif_stop_queue(dev);
1157 napi_disable(&priv->napi);
1158 c_can_stop(dev);
1159 free_irq(dev->irq, dev);
1160 close_candev(dev);
AnilKumar Ch52cde852012-11-21 11:14:10 +05301161
1162 c_can_reset_ram(priv, false);
AnilKumar Ch4cdd34b2012-08-20 16:50:54 +05301163 c_can_pm_runtime_put_sync(priv);
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001164
Fabio Baltieri5090f802012-12-18 18:51:01 +01001165 can_led_event(dev, CAN_LED_EVENT_STOP);
1166
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001167 return 0;
1168}
1169
1170struct net_device *alloc_c_can_dev(void)
1171{
1172 struct net_device *dev;
1173 struct c_can_priv *priv;
1174
1175 dev = alloc_candev(sizeof(struct c_can_priv), C_CAN_MSG_OBJ_TX_NUM);
1176 if (!dev)
1177 return NULL;
1178
1179 priv = netdev_priv(dev);
1180 netif_napi_add(dev, &priv->napi, c_can_poll, C_CAN_NAPI_WEIGHT);
1181
1182 priv->dev = dev;
1183 priv->can.bittiming_const = &c_can_bittiming_const;
1184 priv->can.do_set_mode = c_can_set_mode;
1185 priv->can.do_get_berr_counter = c_can_get_berr_counter;
Marc Kleine-Buddeee6f0982011-03-24 02:34:32 +00001186 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001187 CAN_CTRLMODE_LISTENONLY |
1188 CAN_CTRLMODE_BERR_REPORTING;
1189
1190 return dev;
1191}
1192EXPORT_SYMBOL_GPL(alloc_c_can_dev);
1193
AnilKumar Ch82120032012-09-21 15:29:01 +05301194#ifdef CONFIG_PM
1195int c_can_power_down(struct net_device *dev)
1196{
1197 u32 val;
1198 unsigned long time_out;
1199 struct c_can_priv *priv = netdev_priv(dev);
1200
1201 if (!(dev->flags & IFF_UP))
1202 return 0;
1203
1204 WARN_ON(priv->type != BOSCH_D_CAN);
1205
1206 /* set PDR value so the device goes to power down mode */
1207 val = priv->read_reg(priv, C_CAN_CTRL_EX_REG);
1208 val |= CONTROL_EX_PDR;
1209 priv->write_reg(priv, C_CAN_CTRL_EX_REG, val);
1210
1211 /* Wait for the PDA bit to get set */
1212 time_out = jiffies + msecs_to_jiffies(INIT_WAIT_MS);
1213 while (!(priv->read_reg(priv, C_CAN_STS_REG) & STATUS_PDA) &&
1214 time_after(time_out, jiffies))
1215 cpu_relax();
1216
1217 if (time_after(jiffies, time_out))
1218 return -ETIMEDOUT;
1219
1220 c_can_stop(dev);
1221
AnilKumar Ch52cde852012-11-21 11:14:10 +05301222 c_can_reset_ram(priv, false);
AnilKumar Ch82120032012-09-21 15:29:01 +05301223 c_can_pm_runtime_put_sync(priv);
1224
1225 return 0;
1226}
1227EXPORT_SYMBOL_GPL(c_can_power_down);
1228
1229int c_can_power_up(struct net_device *dev)
1230{
1231 u32 val;
1232 unsigned long time_out;
1233 struct c_can_priv *priv = netdev_priv(dev);
1234
1235 if (!(dev->flags & IFF_UP))
1236 return 0;
1237
1238 WARN_ON(priv->type != BOSCH_D_CAN);
1239
1240 c_can_pm_runtime_get_sync(priv);
AnilKumar Ch52cde852012-11-21 11:14:10 +05301241 c_can_reset_ram(priv, true);
AnilKumar Ch82120032012-09-21 15:29:01 +05301242
1243 /* Clear PDR and INIT bits */
1244 val = priv->read_reg(priv, C_CAN_CTRL_EX_REG);
1245 val &= ~CONTROL_EX_PDR;
1246 priv->write_reg(priv, C_CAN_CTRL_EX_REG, val);
1247 val = priv->read_reg(priv, C_CAN_CTRL_REG);
1248 val &= ~CONTROL_INIT;
1249 priv->write_reg(priv, C_CAN_CTRL_REG, val);
1250
1251 /* Wait for the PDA bit to get clear */
1252 time_out = jiffies + msecs_to_jiffies(INIT_WAIT_MS);
1253 while ((priv->read_reg(priv, C_CAN_STS_REG) & STATUS_PDA) &&
1254 time_after(time_out, jiffies))
1255 cpu_relax();
1256
1257 if (time_after(jiffies, time_out))
1258 return -ETIMEDOUT;
1259
1260 c_can_start(dev);
1261
1262 return 0;
1263}
1264EXPORT_SYMBOL_GPL(c_can_power_up);
1265#endif
1266
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001267void free_c_can_dev(struct net_device *dev)
1268{
1269 free_candev(dev);
1270}
1271EXPORT_SYMBOL_GPL(free_c_can_dev);
1272
1273static const struct net_device_ops c_can_netdev_ops = {
1274 .ndo_open = c_can_open,
1275 .ndo_stop = c_can_close,
1276 .ndo_start_xmit = c_can_start_xmit,
1277};
1278
1279int register_c_can_dev(struct net_device *dev)
1280{
AnilKumar Ch4cdd34b2012-08-20 16:50:54 +05301281 struct c_can_priv *priv = netdev_priv(dev);
1282 int err;
1283
1284 c_can_pm_runtime_enable(priv);
1285
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001286 dev->flags |= IFF_ECHO; /* we support local echo */
1287 dev->netdev_ops = &c_can_netdev_ops;
1288
AnilKumar Ch4cdd34b2012-08-20 16:50:54 +05301289 err = register_candev(dev);
1290 if (err)
1291 c_can_pm_runtime_disable(priv);
Fabio Baltieri5090f802012-12-18 18:51:01 +01001292 else
1293 devm_can_led_init(dev);
AnilKumar Ch4cdd34b2012-08-20 16:50:54 +05301294
1295 return err;
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001296}
1297EXPORT_SYMBOL_GPL(register_c_can_dev);
1298
1299void unregister_c_can_dev(struct net_device *dev)
1300{
1301 struct c_can_priv *priv = netdev_priv(dev);
1302
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001303 unregister_candev(dev);
AnilKumar Ch4cdd34b2012-08-20 16:50:54 +05301304
1305 c_can_pm_runtime_disable(priv);
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001306}
1307EXPORT_SYMBOL_GPL(unregister_c_can_dev);
1308
1309MODULE_AUTHOR("Bhupesh Sharma <bhupesh.sharma@st.com>");
1310MODULE_LICENSE("GPL v2");
1311MODULE_DESCRIPTION("CAN bus driver for Bosch C_CAN controller");