blob: 9064a2f2760cd77d0284a82a79fd733e1498f164 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
Tejun Heo9921a2d2014-10-27 10:22:56 -040064 board_ahci_nomsi,
Levente Kurusaaa5b8c42014-02-18 10:22:17 -050065 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090066 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020067 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090068
69 /* board IDs for specific chipsets in alphabetical order */
70 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090071 board_ahci_mcp77,
72 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090073 board_ahci_mv,
74 board_ahci_sb600,
75 board_ahci_sb700, /* for SB700 and SB800 */
76 board_ahci_vt8251,
77
78 /* aliases */
79 board_ahci_mcp_linux = board_ahci_mcp65,
80 board_ahci_mcp67 = board_ahci_mcp65,
81 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090082 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070083};
84
Jeff Garzik2dcb4072007-10-19 06:42:56 -040085static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090086static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
88static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090090#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090091static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
92static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090093#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Tejun Heofad16e72010-09-21 09:25:48 +020095static struct scsi_host_template ahci_sht = {
96 AHCI_SHT("ahci"),
97};
98
Tejun Heo029cfd62008-03-25 12:22:49 +090099static struct ata_port_operations ahci_vt8251_ops = {
100 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900101 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900102};
103
Tejun Heo029cfd62008-03-25 12:22:49 +0900104static struct ata_port_operations ahci_p5wdh_ops = {
105 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900106 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900107};
108
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100109static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900110 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530111 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900112 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100113 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400114 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 .port_ops = &ahci_ops,
116 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530117 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Tejun Heo9921a2d2014-10-27 10:22:56 -0400124 [board_ahci_nomsi] = {
125 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
126 .flags = AHCI_FLAG_COMMON,
127 .pio_mask = ATA_PIO4,
128 .udma_mask = ATA_UDMA6,
129 .port_ops = &ahci_ops,
130 },
Levente Kurusaaa5b8c42014-02-18 10:22:17 -0500131 [board_ahci_noncq] = {
132 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
133 .flags = AHCI_FLAG_COMMON,
134 .pio_mask = ATA_PIO4,
135 .udma_mask = ATA_UDMA6,
136 .port_ops = &ahci_ops,
137 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530138 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900139 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
140 .flags = AHCI_FLAG_COMMON,
141 .pio_mask = ATA_PIO4,
142 .udma_mask = ATA_UDMA6,
143 .port_ops = &ahci_ops,
144 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530145 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200146 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
147 .flags = AHCI_FLAG_COMMON,
148 .pio_mask = ATA_PIO4,
149 .udma_mask = ATA_UDMA6,
150 .port_ops = &ahci_ops,
151 },
Tejun Heo441577e2010-03-29 10:32:39 +0900152 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530153 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900154 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
155 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100156 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900157 .pio_mask = ATA_PIO4,
158 .udma_mask = ATA_UDMA6,
159 .port_ops = &ahci_ops,
160 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530161 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900162 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
163 .flags = AHCI_FLAG_COMMON,
164 .pio_mask = ATA_PIO4,
165 .udma_mask = ATA_UDMA6,
166 .port_ops = &ahci_ops,
167 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530168 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900169 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900170 .flags = AHCI_FLAG_COMMON,
171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530175 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900176 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
177 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300178 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900179 .pio_mask = ATA_PIO4,
180 .udma_mask = ATA_UDMA6,
181 .port_ops = &ahci_ops,
182 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530183 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900184 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900185 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
186 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900187 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100188 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400189 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800190 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800191 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530192 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800193 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800194 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100195 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800196 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800197 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800198 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530199 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900200 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900201 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100202 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900203 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900204 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800205 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206};
207
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500208static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400209 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400210 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
211 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
212 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
213 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
214 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900215 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400216 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
217 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
218 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
219 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900220 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800221 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900222 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
223 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
224 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
225 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
226 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
227 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
228 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
229 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
230 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
231 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
232 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
233 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
234 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
235 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
236 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400237 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
238 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800239 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500240 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800241 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500242 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
243 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700244 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700245 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500246 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700247 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700248 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500249 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800250 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
251 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
252 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
253 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
254 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
255 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700256 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
257 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
258 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800259 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800260 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700261 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
262 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
263 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
264 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
265 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
266 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700267 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800268 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
269 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
270 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
271 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
272 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
273 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
274 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
275 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700276 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
277 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
278 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
279 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
280 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
281 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
282 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
283 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800284 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
285 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
286 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
287 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
288 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
289 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
290 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
291 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
292 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
293 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
294 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
295 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
296 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
297 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
298 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
299 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800300 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
301 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800302 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
303 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
304 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
305 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
306 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
307 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
308 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
309 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley21e8e042013-06-19 16:36:45 -0700310 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston296cfde2013-11-04 09:24:58 -0800311 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
312 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
313 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
314 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralstonf714be22014-08-27 14:29:07 -0700315 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
316 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
317 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
318 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
319 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
320 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
321 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
322 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
Devin Ryles4c2098f2014-11-07 17:59:05 -0500323 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci }, /* Sunrise Point-LP AHCI */
324 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci }, /* Sunrise Point-LP RAID */
325 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci }, /* Sunrise Point-LP RAID */
James Ralston4886eb42014-10-13 15:16:38 -0700326 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H AHCI */
327 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H RAID */
328 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
329 { PCI_VDEVICE(INTEL, 0xa107), board_ahci }, /* Sunrise Point-H RAID */
330 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400331
Tejun Heoe34bb372007-02-26 20:24:03 +0900332 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
333 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
334 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100335 /* JMicron 362B and 362C have an AHCI function with IDE class code */
336 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
337 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400338
339 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800340 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800341 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
342 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
343 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
344 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
345 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
346 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400347
Shane Huange2dd90b2009-07-29 11:34:49 +0800348 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800349 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huang7d31ea02013-06-03 18:24:10 +0800350 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800351 /* AMD is using RAID class only for ahci controllers */
352 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
353 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
354
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400355 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400356 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900357 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400358
359 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900360 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
361 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
362 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
363 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
364 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
365 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
366 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
367 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900368 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
369 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
370 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
371 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
372 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
373 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
374 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
375 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
376 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
377 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
378 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
379 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
380 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
381 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
382 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
383 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
384 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
385 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
386 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
387 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
388 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
389 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
390 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
391 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
392 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
393 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
394 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
395 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
396 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
397 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
398 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
399 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
400 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
401 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
402 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
403 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
404 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
405 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
406 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
407 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
408 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
409 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
410 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
411 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
412 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
413 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
414 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
415 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
416 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
417 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
418 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
419 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
420 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
421 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
422 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
423 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
424 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
425 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
426 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
427 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
428 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
429 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
430 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
431 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
432 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
433 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
434 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
435 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
436 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
437 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
438 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
439 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
440 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
441 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
442 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
443 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400444
Jeff Garzik95916ed2006-07-29 04:10:14 -0400445 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900446 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
447 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
448 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400449
Alessandro Rubini318893e2012-01-06 13:33:39 +0100450 /* ST Microelectronics */
451 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
452
Jeff Garzikcd70c262007-07-08 02:29:42 -0400453 /* Marvell */
454 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100455 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600456 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500457 .class = PCI_CLASS_STORAGE_SATA_AHCI,
458 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200459 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600460 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100461 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinot6e3eb162013-12-23 13:24:35 +0100462 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
463 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
464 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600465 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500466 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900467 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheri4e2bd062014-09-05 13:21:00 -0400468 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
469 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900470 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600471 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100472 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle7d872bd2014-05-24 16:35:43 +0200473 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
474 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600475 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100476 .driver_data = board_ahci_yes_fbs },
Samir Benmendil61688ba2013-11-17 23:56:17 +0100477 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
478 .driver_data = board_ahci_yes_fbs },
Jérôme Carretero18958492014-06-03 14:56:25 -0400479 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
480 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400481
Mark Nelsonc77a0362008-10-23 14:08:16 +1100482 /* Promise */
483 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezd35acb62014-07-11 18:08:13 +0200484 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100485
Keng-Yu Linc9703762011-11-09 01:47:36 -0500486 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100487 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
488 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
489 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
490 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500491
Levente Kurusaaa5b8c42014-02-18 10:22:17 -0500492 /*
Tejun Heo9921a2d2014-10-27 10:22:56 -0400493 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
494 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusaaa5b8c42014-02-18 10:22:17 -0500495 */
Tejun Heo9921a2d2014-10-27 10:22:56 -0400496 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo7d1da802014-12-04 13:13:28 -0500497 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusaaa5b8c42014-02-18 10:22:17 -0500498
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800499 /* Enmotus */
500 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
501
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500502 /* Generic, PCI class code for AHCI */
503 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500504 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500505
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 { } /* terminate list */
507};
508
509
510static struct pci_driver ahci_pci_driver = {
511 .name = DRV_NAME,
512 .id_table = ahci_pci_tbl,
513 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900514 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900515#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900516 .suspend = ahci_pci_device_suspend,
517 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900518#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519};
520
Alan Cox5b66c822008-09-03 14:48:34 +0100521#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
522static int marvell_enable;
523#else
524static int marvell_enable = 1;
525#endif
526module_param(marvell_enable, int, 0644);
527MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
528
529
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300530static void ahci_pci_save_initial_config(struct pci_dev *pdev,
531 struct ahci_host_priv *hpriv)
532{
533 unsigned int force_port_map = 0;
534 unsigned int mask_port_map = 0;
535
536 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
537 dev_info(&pdev->dev, "JMB361 has only one port\n");
538 force_port_map = 1;
539 }
540
541 /*
542 * Temporary Marvell 6145 hack: PATA port presence
543 * is asserted through the standard AHCI port
544 * presence register, as bit 4 (counting from 0)
545 */
546 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
547 if (pdev->device == 0x6121)
548 mask_port_map = 0x3;
549 else
550 mask_port_map = 0xf;
551 dev_info(&pdev->dev,
552 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
553 }
554
Anton Vorontsov1d513352010-03-03 20:17:37 +0300555 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
556 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300557}
558
Anton Vorontsov33030402010-03-03 20:17:39 +0300559static int ahci_pci_reset_controller(struct ata_host *host)
560{
561 struct pci_dev *pdev = to_pci_dev(host->dev);
562
563 ahci_reset_controller(host);
564
Tejun Heod91542c2006-07-26 15:59:26 +0900565 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300566 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900567 u16 tmp16;
568
569 /* configure PCS */
570 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900571 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
572 tmp16 |= hpriv->port_map;
573 pci_write_config_word(pdev, 0x92, tmp16);
574 }
Tejun Heod91542c2006-07-26 15:59:26 +0900575 }
576
577 return 0;
578}
579
Anton Vorontsov781d6552010-03-03 20:17:42 +0300580static void ahci_pci_init_controller(struct ata_host *host)
581{
582 struct ahci_host_priv *hpriv = host->private_data;
583 struct pci_dev *pdev = to_pci_dev(host->dev);
584 void __iomem *port_mmio;
585 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100586 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900587
Tejun Heo417a1a62007-09-23 13:19:55 +0900588 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100589 if (pdev->device == 0x6121)
590 mv = 2;
591 else
592 mv = 4;
593 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400594
595 writel(0, port_mmio + PORT_IRQ_MASK);
596
597 /* clear port IRQ */
598 tmp = readl(port_mmio + PORT_IRQ_STAT);
599 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
600 if (tmp)
601 writel(tmp, port_mmio + PORT_IRQ_STAT);
602 }
603
Anton Vorontsov781d6552010-03-03 20:17:42 +0300604 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900605}
606
Tejun Heocc0680a2007-08-06 18:36:23 +0900607static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900608 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900609{
Tejun Heocc0680a2007-08-06 18:36:23 +0900610 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900611 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900612 int rc;
613
614 DPRINTK("ENTER\n");
615
Tejun Heo4447d352007-04-17 23:44:08 +0900616 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900617
Tejun Heocc0680a2007-08-06 18:36:23 +0900618 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900619 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900620
Tejun Heo4447d352007-04-17 23:44:08 +0900621 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900622
623 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
624
625 /* vt8251 doesn't clear BSY on signature FIS reception,
626 * request follow-up softreset.
627 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900628 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900629}
630
Tejun Heoedc93052007-10-25 14:59:16 +0900631static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
632 unsigned long deadline)
633{
634 struct ata_port *ap = link->ap;
635 struct ahci_port_priv *pp = ap->private_data;
636 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
637 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900638 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900639 int rc;
640
641 ahci_stop_engine(ap);
642
643 /* clear D2H reception area to properly wait for D2H FIS */
644 ata_tf_init(link->device, &tf);
645 tf.command = 0x80;
646 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
647
648 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900649 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900650
651 ahci_start_engine(ap);
652
Tejun Heoedc93052007-10-25 14:59:16 +0900653 /* The pseudo configuration device on SIMG4726 attached to
654 * ASUS P5W-DH Deluxe doesn't send signature FIS after
655 * hardreset if no device is attached to the first downstream
656 * port && the pseudo device locks up on SRST w/ PMP==0. To
657 * work around this, wait for !BSY only briefly. If BSY isn't
658 * cleared, perform CLO and proceed to IDENTIFY (achieved by
659 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
660 *
661 * Wait for two seconds. Devices attached to downstream port
662 * which can't process the following IDENTIFY after this will
663 * have to be reset again. For most cases, this should
664 * suffice while making probing snappish enough.
665 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900666 if (online) {
667 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
668 ahci_check_ready);
669 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800670 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900671 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900672 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900673}
674
Tejun Heo438ac6d2007-03-02 17:31:26 +0900675#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900676static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
677{
Jeff Garzikcca39742006-08-24 03:19:22 -0400678 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900679 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300680 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900681 u32 ctl;
682
Tejun Heo9b10ae82009-05-30 20:50:12 +0900683 if (mesg.event & PM_EVENT_SUSPEND &&
684 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700685 dev_err(&pdev->dev,
686 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900687 return -EIO;
688 }
689
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100690 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900691 /* AHCI spec rev1.1 section 8.3.3:
692 * Software must disable interrupts prior to requesting a
693 * transition of the HBA to D3 state.
694 */
695 ctl = readl(mmio + HOST_CTL);
696 ctl &= ~HOST_IRQ_EN;
697 writel(ctl, mmio + HOST_CTL);
698 readl(mmio + HOST_CTL); /* flush */
699 }
700
701 return ata_pci_device_suspend(pdev, mesg);
702}
703
704static int ahci_pci_device_resume(struct pci_dev *pdev)
705{
Jeff Garzikcca39742006-08-24 03:19:22 -0400706 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900707 int rc;
708
Tejun Heo553c4aa2006-12-26 19:39:50 +0900709 rc = ata_pci_device_do_resume(pdev);
710 if (rc)
711 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900712
713 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300714 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900715 if (rc)
716 return rc;
717
Anton Vorontsov781d6552010-03-03 20:17:42 +0300718 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900719 }
720
Jeff Garzikcca39742006-08-24 03:19:22 -0400721 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900722
723 return 0;
724}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900725#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900726
Tejun Heo4447d352007-04-17 23:44:08 +0900727static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730
Alessandro Rubini318893e2012-01-06 13:33:39 +0100731 /*
732 * If the device fixup already set the dma_mask to some non-standard
733 * value, don't extend it here. This happens on STA2X11, for example.
734 */
735 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
736 return 0;
737
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700739 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
740 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700742 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700744 dev_err(&pdev->dev,
745 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 return rc;
747 }
748 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700750 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700752 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 return rc;
754 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700755 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700757 dev_err(&pdev->dev,
758 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 return rc;
760 }
761 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 return 0;
763}
764
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300765static void ahci_pci_print_info(struct ata_host *host)
766{
767 struct pci_dev *pdev = to_pci_dev(host->dev);
768 u16 cc;
769 const char *scc_s;
770
771 pci_read_config_word(pdev, 0x0a, &cc);
772 if (cc == PCI_CLASS_STORAGE_IDE)
773 scc_s = "IDE";
774 else if (cc == PCI_CLASS_STORAGE_SATA)
775 scc_s = "SATA";
776 else if (cc == PCI_CLASS_STORAGE_RAID)
777 scc_s = "RAID";
778 else
779 scc_s = "unknown";
780
781 ahci_print_info(host, scc_s);
782}
783
Tejun Heoedc93052007-10-25 14:59:16 +0900784/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
785 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
786 * support PMP and the 4726 either directly exports the device
787 * attached to the first downstream port or acts as a hardware storage
788 * controller and emulate a single ATA device (can be RAID 0/1 or some
789 * other configuration).
790 *
791 * When there's no device attached to the first downstream port of the
792 * 4726, "Config Disk" appears, which is a pseudo ATA device to
793 * configure the 4726. However, ATA emulation of the device is very
794 * lame. It doesn't send signature D2H Reg FIS after the initial
795 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
796 *
797 * The following function works around the problem by always using
798 * hardreset on the port and not depending on receiving signature FIS
799 * afterward. If signature FIS isn't received soon, ATA class is
800 * assumed without follow-up softreset.
801 */
802static void ahci_p5wdh_workaround(struct ata_host *host)
803{
804 static struct dmi_system_id sysids[] = {
805 {
806 .ident = "P5W DH Deluxe",
807 .matches = {
808 DMI_MATCH(DMI_SYS_VENDOR,
809 "ASUSTEK COMPUTER INC"),
810 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
811 },
812 },
813 { }
814 };
815 struct pci_dev *pdev = to_pci_dev(host->dev);
816
817 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
818 dmi_check_system(sysids)) {
819 struct ata_port *ap = host->ports[1];
820
Joe Perchesa44fec12011-04-15 15:51:58 -0700821 dev_info(&pdev->dev,
822 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900823
824 ap->ops = &ahci_p5wdh_ops;
825 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
826 }
827}
828
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900829/* only some SB600 ahci controllers can do 64bit DMA */
830static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800831{
832 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900833 /*
834 * The oldest version known to be broken is 0901 and
835 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900836 * Enable 64bit DMA on 1501 and anything newer.
837 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900838 * Please read bko#9412 for more info.
839 */
Shane Huang58a09b32009-05-27 15:04:43 +0800840 {
841 .ident = "ASUS M2A-VM",
842 .matches = {
843 DMI_MATCH(DMI_BOARD_VENDOR,
844 "ASUSTeK Computer INC."),
845 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
846 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900847 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800848 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100849 /*
850 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
851 * support 64bit DMA.
852 *
853 * BIOS versions earlier than 1.5 had the Manufacturer DMI
854 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
855 * This spelling mistake was fixed in BIOS version 1.5, so
856 * 1.5 and later have the Manufacturer as
857 * "MICRO-STAR INTERNATIONAL CO.,LTD".
858 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
859 *
860 * BIOS versions earlier than 1.9 had a Board Product Name
861 * DMI field of "MS-7376". This was changed to be
862 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
863 * match on DMI_BOARD_NAME of "MS-7376".
864 */
865 {
866 .ident = "MSI K9A2 Platinum",
867 .matches = {
868 DMI_MATCH(DMI_BOARD_VENDOR,
869 "MICRO-STAR INTER"),
870 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
871 },
872 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000873 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000874 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
875 * 64bit DMA.
876 *
877 * This board also had the typo mentioned above in the
878 * Manufacturer DMI field (fixed in BIOS version 1.5), so
879 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
880 */
881 {
882 .ident = "MSI K9AGM2",
883 .matches = {
884 DMI_MATCH(DMI_BOARD_VENDOR,
885 "MICRO-STAR INTER"),
886 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
887 },
888 },
889 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000890 * All BIOS versions for the Asus M3A support 64bit DMA.
891 * (all release versions from 0301 to 1206 were tested)
892 */
893 {
894 .ident = "ASUS M3A",
895 .matches = {
896 DMI_MATCH(DMI_BOARD_VENDOR,
897 "ASUSTeK Computer INC."),
898 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
899 },
900 },
Shane Huang58a09b32009-05-27 15:04:43 +0800901 { }
902 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900903 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900904 int year, month, date;
905 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800906
Tejun Heo03d783b2009-08-16 21:04:02 +0900907 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800908 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900909 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800910 return false;
911
Mark Nelsone65cc192009-11-03 20:06:48 +1100912 if (!match->driver_data)
913 goto enable_64bit;
914
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900915 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
916 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800917
Mark Nelsone65cc192009-11-03 20:06:48 +1100918 if (strcmp(buf, match->driver_data) >= 0)
919 goto enable_64bit;
920 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700921 dev_warn(&pdev->dev,
922 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
923 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900924 return false;
925 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100926
927enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700928 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100929 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800930}
931
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100932static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
933{
934 static const struct dmi_system_id broken_systems[] = {
935 {
936 .ident = "HP Compaq nx6310",
937 .matches = {
938 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
939 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
940 },
941 /* PCI slot number of the controller */
942 .driver_data = (void *)0x1FUL,
943 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100944 {
945 .ident = "HP Compaq 6720s",
946 .matches = {
947 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
948 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
949 },
950 /* PCI slot number of the controller */
951 .driver_data = (void *)0x1FUL,
952 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100953
954 { } /* terminate list */
955 };
956 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
957
958 if (dmi) {
959 unsigned long slot = (unsigned long)dmi->driver_data;
960 /* apply the quirk only to on-board controllers */
961 return slot == PCI_SLOT(pdev->devfn);
962 }
963
964 return false;
965}
966
Tejun Heo9b10ae82009-05-30 20:50:12 +0900967static bool ahci_broken_suspend(struct pci_dev *pdev)
968{
969 static const struct dmi_system_id sysids[] = {
970 /*
971 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
972 * to the harddisk doesn't become online after
973 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900974 *
975 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
976 *
977 * Use dates instead of versions to match as HP is
978 * apparently recycling both product and version
979 * strings.
980 *
981 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900982 */
983 {
984 .ident = "dv4",
985 .matches = {
986 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
987 DMI_MATCH(DMI_PRODUCT_NAME,
988 "HP Pavilion dv4 Notebook PC"),
989 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900990 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900991 },
992 {
993 .ident = "dv5",
994 .matches = {
995 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
996 DMI_MATCH(DMI_PRODUCT_NAME,
997 "HP Pavilion dv5 Notebook PC"),
998 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900999 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001000 },
1001 {
1002 .ident = "dv6",
1003 .matches = {
1004 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1005 DMI_MATCH(DMI_PRODUCT_NAME,
1006 "HP Pavilion dv6 Notebook PC"),
1007 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001008 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001009 },
1010 {
1011 .ident = "HDX18",
1012 .matches = {
1013 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1014 DMI_MATCH(DMI_PRODUCT_NAME,
1015 "HP HDX18 Notebook PC"),
1016 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001017 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001018 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001019 /*
1020 * Acer eMachines G725 has the same problem. BIOS
1021 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001022 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001023 * that we don't have much idea about. For now,
1024 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001025 *
1026 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001027 */
1028 {
1029 .ident = "G725",
1030 .matches = {
1031 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1032 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1033 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001034 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001035 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001036 { } /* terminate list */
1037 };
1038 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001039 int year, month, date;
1040 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001041
1042 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1043 return false;
1044
Tejun Heo9deb3432010-03-16 09:50:26 +09001045 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1046 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001047
Tejun Heo9deb3432010-03-16 09:50:26 +09001048 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001049}
1050
Tejun Heo55946392009-08-04 14:30:08 +09001051static bool ahci_broken_online(struct pci_dev *pdev)
1052{
1053#define ENCODE_BUSDEVFN(bus, slot, func) \
1054 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1055 static const struct dmi_system_id sysids[] = {
1056 /*
1057 * There are several gigabyte boards which use
1058 * SIMG5723s configured as hardware RAID. Certain
1059 * 5723 firmware revisions shipped there keep the link
1060 * online but fail to answer properly to SRST or
1061 * IDENTIFY when no device is attached downstream
1062 * causing libata to retry quite a few times leading
1063 * to excessive detection delay.
1064 *
1065 * As these firmwares respond to the second reset try
1066 * with invalid device signature, considering unknown
1067 * sig as offline works around the problem acceptably.
1068 */
1069 {
1070 .ident = "EP45-DQ6",
1071 .matches = {
1072 DMI_MATCH(DMI_BOARD_VENDOR,
1073 "Gigabyte Technology Co., Ltd."),
1074 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1075 },
1076 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1077 },
1078 {
1079 .ident = "EP45-DS5",
1080 .matches = {
1081 DMI_MATCH(DMI_BOARD_VENDOR,
1082 "Gigabyte Technology Co., Ltd."),
1083 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1084 },
1085 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1086 },
1087 { } /* terminate list */
1088 };
1089#undef ENCODE_BUSDEVFN
1090 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1091 unsigned int val;
1092
1093 if (!dmi)
1094 return false;
1095
1096 val = (unsigned long)dmi->driver_data;
1097
1098 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1099}
1100
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001101#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001102static void ahci_gtf_filter_workaround(struct ata_host *host)
1103{
1104 static const struct dmi_system_id sysids[] = {
1105 /*
1106 * Aspire 3810T issues a bunch of SATA enable commands
1107 * via _GTF including an invalid one and one which is
1108 * rejected by the device. Among the successful ones
1109 * is FPDMA non-zero offset enable which when enabled
1110 * only on the drive side leads to NCQ command
1111 * failures. Filter it out.
1112 */
1113 {
1114 .ident = "Aspire 3810T",
1115 .matches = {
1116 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1117 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1118 },
1119 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1120 },
1121 { }
1122 };
1123 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1124 unsigned int filter;
1125 int i;
1126
1127 if (!dmi)
1128 return;
1129
1130 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001131 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1132 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001133
1134 for (i = 0; i < host->n_ports; i++) {
1135 struct ata_port *ap = host->ports[i];
1136 struct ata_link *link;
1137 struct ata_device *dev;
1138
1139 ata_for_each_link(link, ap, EDGE)
1140 ata_for_each_dev(dev, link, ALL)
1141 dev->gtf_filter |= filter;
1142 }
1143}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001144#else
1145static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1146{}
1147#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001148
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001149int ahci_init_interrupts(struct pci_dev *pdev, struct ahci_host_priv *hpriv)
1150{
1151 int rc;
1152 unsigned int maxvec;
1153
1154 if (!(hpriv->flags & AHCI_HFLAG_NO_MSI)) {
1155 rc = pci_enable_msi_block_auto(pdev, &maxvec);
1156 if (rc > 0) {
1157 if ((rc == maxvec) || (rc == 1))
1158 return rc;
1159 /*
1160 * Assume that advantage of multipe MSIs is negated,
1161 * so fallback to single MSI mode to save resources
1162 */
1163 pci_disable_msi(pdev);
1164 if (!pci_enable_msi(pdev))
1165 return 1;
1166 }
1167 }
1168
1169 pci_intx(pdev, 1);
1170 return 0;
1171}
1172
1173/**
1174 * ahci_host_activate - start AHCI host, request IRQs and register it
1175 * @host: target ATA host
1176 * @irq: base IRQ number to request
1177 * @n_msis: number of MSIs allocated for this host
1178 * @irq_handler: irq_handler used when requesting IRQs
1179 * @irq_flags: irq_flags used when requesting IRQs
1180 *
1181 * Similar to ata_host_activate, but requests IRQs according to AHCI-1.1
1182 * when multiple MSIs were allocated. That is one MSI per port, starting
1183 * from @irq.
1184 *
1185 * LOCKING:
1186 * Inherited from calling layer (may sleep).
1187 *
1188 * RETURNS:
1189 * 0 on success, -errno otherwise.
1190 */
1191int ahci_host_activate(struct ata_host *host, int irq, unsigned int n_msis)
1192{
1193 int i, rc;
1194
1195 /* Sharing Last Message among several ports is not supported */
1196 if (n_msis < host->n_ports)
1197 return -EINVAL;
1198
1199 rc = ata_host_start(host);
1200 if (rc)
1201 return rc;
1202
1203 for (i = 0; i < host->n_ports; i++) {
1204 rc = devm_request_threaded_irq(host->dev,
1205 irq + i, ahci_hw_interrupt, ahci_thread_fn, IRQF_SHARED,
1206 dev_driver_string(host->dev), host->ports[i]);
1207 if (rc)
1208 goto out_free_irqs;
1209 }
1210
1211 for (i = 0; i < host->n_ports; i++)
1212 ata_port_desc(host->ports[i], "irq %d", irq + i);
1213
1214 rc = ata_host_register(host, &ahci_sht);
1215 if (rc)
1216 goto out_free_all_irqs;
1217
1218 return 0;
1219
1220out_free_all_irqs:
1221 i = host->n_ports;
1222out_free_irqs:
1223 for (i--; i >= 0; i--)
1224 devm_free_irq(host->dev, irq + i, host->ports[i]);
1225
1226 return rc;
1227}
1228
Tejun Heo24dc5f32007-01-20 16:00:28 +09001229static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230{
Tejun Heoe297d992008-06-10 00:13:04 +09001231 unsigned int board_id = ent->driver_data;
1232 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001233 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001234 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001236 struct ata_host *host;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001237 int n_ports, n_msis, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001238 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
1240 VPRINTK("ENTER\n");
1241
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001242 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001243
Joe Perches06296a12011-04-15 15:52:00 -07001244 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245
Alan Cox5b66c822008-09-03 14:48:34 +01001246 /* The AHCI driver can only drive the SATA ports, the PATA driver
1247 can drive them all so if both drivers are selected make sure
1248 AHCI stays out of the way */
1249 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1250 return -ENODEV;
1251
Tejun Heoc6353b42010-06-17 11:42:22 +02001252 /*
1253 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1254 * ahci, use ata_generic instead.
1255 */
1256 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1257 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1258 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1259 pdev->subsystem_device == 0xcb89)
1260 return -ENODEV;
1261
Mark Nelson7a022672009-11-22 12:07:41 +11001262 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1263 * At the moment, we can only use the AHCI mode. Let the users know
1264 * that for SAS drives they're out of luck.
1265 */
1266 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001267 dev_info(&pdev->dev,
1268 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001269
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001270 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001271 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1272 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001273 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1274 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001275
Tejun Heo4447d352007-04-17 23:44:08 +09001276 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001277 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 if (rc)
1279 return rc;
1280
Tejun Heodea55132008-03-11 19:52:31 +09001281 /* AHCI controllers often implement SFF compatible interface.
1282 * Grab all PCI BARs just in case.
1283 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001284 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001285 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001286 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001287 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001288 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289
Tejun Heoc4f77922007-12-06 15:09:43 +09001290 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1291 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1292 u8 map;
1293
1294 /* ICH6s share the same PCI ID for both piix and ahci
1295 * modes. Enabling ahci mode while MAP indicates
1296 * combined mode is a bad idea. Yield to ata_piix.
1297 */
1298 pci_read_config_byte(pdev, ICH_MAP, &map);
1299 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001300 dev_info(&pdev->dev,
1301 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001302 return -ENODEV;
1303 }
1304 }
1305
Tejun Heo24dc5f32007-01-20 16:00:28 +09001306 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1307 if (!hpriv)
1308 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001309 hpriv->flags |= (unsigned long)pi.private_data;
1310
Tejun Heoe297d992008-06-10 00:13:04 +09001311 /* MCP65 revision A1 and A2 can't do MSI */
1312 if (board_id == board_ahci_mcp65 &&
1313 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1314 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1315
Shane Huange427fe02008-12-30 10:53:41 +08001316 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1317 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1318 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1319
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001320 /* only some SB600s can do 64bit DMA */
1321 if (ahci_sb600_enable_64bit(pdev))
1322 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001323
Alessandro Rubini318893e2012-01-06 13:33:39 +01001324 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001325
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001326 n_msis = ahci_init_interrupts(pdev, hpriv);
1327 if (n_msis > 1)
1328 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1329
Tejun Heo4447d352007-04-17 23:44:08 +09001330 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001331 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332
Tejun Heo4447d352007-04-17 23:44:08 +09001333 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001334 if (hpriv->cap & HOST_CAP_NCQ) {
1335 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001336 /*
1337 * Auto-activate optimization is supposed to be
1338 * supported on all AHCI controllers indicating NCQ
1339 * capability, but it seems to be broken on some
1340 * chipsets including NVIDIAs.
1341 */
1342 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001343 pi.flags |= ATA_FLAG_FPDMA_AA;
1344 }
Tejun Heo4447d352007-04-17 23:44:08 +09001345
Tejun Heo7d50b602007-09-23 13:19:54 +09001346 if (hpriv->cap & HOST_CAP_PMP)
1347 pi.flags |= ATA_FLAG_PMP;
1348
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001349 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001350
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001351 if (ahci_broken_system_poweroff(pdev)) {
1352 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1353 dev_info(&pdev->dev,
1354 "quirky BIOS, skipping spindown on poweroff\n");
1355 }
1356
Tejun Heo9b10ae82009-05-30 20:50:12 +09001357 if (ahci_broken_suspend(pdev)) {
1358 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001359 dev_warn(&pdev->dev,
1360 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001361 }
1362
Tejun Heo55946392009-08-04 14:30:08 +09001363 if (ahci_broken_online(pdev)) {
1364 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1365 dev_info(&pdev->dev,
1366 "online status unreliable, applying workaround\n");
1367 }
1368
Tejun Heo837f5f82008-02-06 15:13:51 +09001369 /* CAP.NP sometimes indicate the index of the last enabled
1370 * port, at other times, that of the last possible port, so
1371 * determining the maximum port number requires looking at
1372 * both CAP.NP and port_map.
1373 */
1374 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1375
1376 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001377 if (!host)
1378 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001379 host->private_data = hpriv;
1380
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001381 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001382 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001383 else
1384 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001385
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001386 if (pi.flags & ATA_FLAG_EM)
1387 ahci_reset_em(host);
1388
Tejun Heo4447d352007-04-17 23:44:08 +09001389 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001390 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001391
Alessandro Rubini318893e2012-01-06 13:33:39 +01001392 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1393 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001394 0x100 + ap->port_no * 0x80, "port");
1395
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001396 /* set enclosure management message type */
1397 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001398 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001399
1400
Jeff Garzikdab632e2007-05-28 08:33:01 -04001401 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001402 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001403 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001404 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405
Tejun Heoedc93052007-10-25 14:59:16 +09001406 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1407 ahci_p5wdh_workaround(host);
1408
Tejun Heof80ae7e2009-09-16 04:18:03 +09001409 /* apply gtf filter quirk */
1410 ahci_gtf_filter_workaround(host);
1411
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001413 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001415 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416
Anton Vorontsov33030402010-03-03 20:17:39 +03001417 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001418 if (rc)
1419 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001420
Anton Vorontsov781d6552010-03-03 20:17:42 +03001421 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001422 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423
Tejun Heo4447d352007-04-17 23:44:08 +09001424 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001425
1426 if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
1427 return ahci_host_activate(host, pdev->irq, n_msis);
1428
Tejun Heo4447d352007-04-17 23:44:08 +09001429 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1430 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001431}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
Axel Lin2fc75da2012-04-19 13:43:05 +08001433module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434
1435MODULE_AUTHOR("Jeff Garzik");
1436MODULE_DESCRIPTION("AHCI SATA low-level driver");
1437MODULE_LICENSE("GPL");
1438MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001439MODULE_VERSION(DRV_VERSION);