blob: 732e3d51c2cb568ed61c02f689a06f5ea6632f39 [file] [log] [blame]
Catalin Marinasfc478972012-03-05 11:49:29 +00001/*
2 * Based on arch/arm/include/asm/io.h
3 *
4 * Copyright (C) 1996-2000 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#ifndef __ASM_IO_H
20#define __ASM_IO_H
21
22#ifdef __KERNEL__
23
24#include <linux/types.h>
25
26#include <asm/byteorder.h>
27#include <asm/barrier.h>
28#include <asm/pgtable.h>
Mark Salter2036aef2014-04-07 15:39:52 -070029#include <asm/early_ioremap.h>
Catalin Marinasfc478972012-03-05 11:49:29 +000030
31/*
32 * Generic IO read/write. These perform native-endian accesses.
33 */
34static inline void __raw_writeb(u8 val, volatile void __iomem *addr)
35{
36 asm volatile("strb %w0, [%1]" : : "r" (val), "r" (addr));
37}
38
39static inline void __raw_writew(u16 val, volatile void __iomem *addr)
40{
41 asm volatile("strh %w0, [%1]" : : "r" (val), "r" (addr));
42}
43
44static inline void __raw_writel(u32 val, volatile void __iomem *addr)
45{
46 asm volatile("str %w0, [%1]" : : "r" (val), "r" (addr));
47}
48
49static inline void __raw_writeq(u64 val, volatile void __iomem *addr)
50{
51 asm volatile("str %0, [%1]" : : "r" (val), "r" (addr));
52}
53
54static inline u8 __raw_readb(const volatile void __iomem *addr)
55{
56 u8 val;
57 asm volatile("ldrb %w0, [%1]" : "=r" (val) : "r" (addr));
58 return val;
59}
60
61static inline u16 __raw_readw(const volatile void __iomem *addr)
62{
63 u16 val;
64 asm volatile("ldrh %w0, [%1]" : "=r" (val) : "r" (addr));
65 return val;
66}
67
68static inline u32 __raw_readl(const volatile void __iomem *addr)
69{
70 u32 val;
71 asm volatile("ldr %w0, [%1]" : "=r" (val) : "r" (addr));
72 return val;
73}
74
75static inline u64 __raw_readq(const volatile void __iomem *addr)
76{
77 u64 val;
78 asm volatile("ldr %0, [%1]" : "=r" (val) : "r" (addr));
79 return val;
80}
81
82/* IO barriers */
83#define __iormb() rmb()
84#define __iowmb() wmb()
85
86#define mmiowb() do { } while (0)
87
88/*
89 * Relaxed I/O memory access primitives. These follow the Device memory
90 * ordering rules but do not guarantee any ordering relative to Normal memory
91 * accesses.
92 */
93#define readb_relaxed(c) ({ u8 __v = __raw_readb(c); __v; })
94#define readw_relaxed(c) ({ u16 __v = le16_to_cpu((__force __le16)__raw_readw(c)); __v; })
95#define readl_relaxed(c) ({ u32 __v = le32_to_cpu((__force __le32)__raw_readl(c)); __v; })
Chen Gang12f88392013-04-19 12:24:37 +010096#define readq_relaxed(c) ({ u64 __v = le64_to_cpu((__force __le64)__raw_readq(c)); __v; })
Catalin Marinasfc478972012-03-05 11:49:29 +000097
98#define writeb_relaxed(v,c) ((void)__raw_writeb((v),(c)))
99#define writew_relaxed(v,c) ((void)__raw_writew((__force u16)cpu_to_le16(v),(c)))
100#define writel_relaxed(v,c) ((void)__raw_writel((__force u32)cpu_to_le32(v),(c)))
Chen Gang12f88392013-04-19 12:24:37 +0100101#define writeq_relaxed(v,c) ((void)__raw_writeq((__force u64)cpu_to_le64(v),(c)))
Catalin Marinasfc478972012-03-05 11:49:29 +0000102
103/*
104 * I/O memory access primitives. Reads are ordered relative to any
105 * following Normal memory access. Writes are ordered relative to any prior
106 * Normal memory access.
107 */
108#define readb(c) ({ u8 __v = readb_relaxed(c); __iormb(); __v; })
109#define readw(c) ({ u16 __v = readw_relaxed(c); __iormb(); __v; })
110#define readl(c) ({ u32 __v = readl_relaxed(c); __iormb(); __v; })
Chen Gang12f88392013-04-19 12:24:37 +0100111#define readq(c) ({ u64 __v = readq_relaxed(c); __iormb(); __v; })
Catalin Marinasfc478972012-03-05 11:49:29 +0000112
113#define writeb(v,c) ({ __iowmb(); writeb_relaxed((v),(c)); })
114#define writew(v,c) ({ __iowmb(); writew_relaxed((v),(c)); })
115#define writel(v,c) ({ __iowmb(); writel_relaxed((v),(c)); })
Chen Gang12f88392013-04-19 12:24:37 +0100116#define writeq(v,c) ({ __iowmb(); writeq_relaxed((v),(c)); })
Catalin Marinasfc478972012-03-05 11:49:29 +0000117
118/*
119 * I/O port access primitives.
120 */
121#define IO_SPACE_LIMIT 0xffff
Catalin Marinas8a411cf2014-02-04 16:37:59 +0000122#define PCI_IOBASE ((void __iomem *)(MODULES_VADDR - SZ_32M))
Catalin Marinasfc478972012-03-05 11:49:29 +0000123
124static inline u8 inb(unsigned long addr)
125{
126 return readb(addr + PCI_IOBASE);
127}
128
129static inline u16 inw(unsigned long addr)
130{
131 return readw(addr + PCI_IOBASE);
132}
133
134static inline u32 inl(unsigned long addr)
135{
136 return readl(addr + PCI_IOBASE);
137}
138
139static inline void outb(u8 b, unsigned long addr)
140{
141 writeb(b, addr + PCI_IOBASE);
142}
143
144static inline void outw(u16 b, unsigned long addr)
145{
146 writew(b, addr + PCI_IOBASE);
147}
148
149static inline void outl(u32 b, unsigned long addr)
150{
151 writel(b, addr + PCI_IOBASE);
152}
153
154#define inb_p(addr) inb(addr)
155#define inw_p(addr) inw(addr)
156#define inl_p(addr) inl(addr)
157
158#define outb_p(x, addr) outb((x), (addr))
159#define outw_p(x, addr) outw((x), (addr))
160#define outl_p(x, addr) outl((x), (addr))
161
162static inline void insb(unsigned long addr, void *buffer, int count)
163{
164 u8 *buf = buffer;
165 while (count--)
166 *buf++ = __raw_readb(addr + PCI_IOBASE);
167}
168
169static inline void insw(unsigned long addr, void *buffer, int count)
170{
171 u16 *buf = buffer;
172 while (count--)
173 *buf++ = __raw_readw(addr + PCI_IOBASE);
174}
175
176static inline void insl(unsigned long addr, void *buffer, int count)
177{
178 u32 *buf = buffer;
179 while (count--)
180 *buf++ = __raw_readl(addr + PCI_IOBASE);
181}
182
183static inline void outsb(unsigned long addr, const void *buffer, int count)
184{
185 const u8 *buf = buffer;
186 while (count--)
187 __raw_writeb(*buf++, addr + PCI_IOBASE);
188}
189
190static inline void outsw(unsigned long addr, const void *buffer, int count)
191{
192 const u16 *buf = buffer;
193 while (count--)
194 __raw_writew(*buf++, addr + PCI_IOBASE);
195}
196
197static inline void outsl(unsigned long addr, const void *buffer, int count)
198{
199 const u32 *buf = buffer;
200 while (count--)
201 __raw_writel(*buf++, addr + PCI_IOBASE);
202}
203
204#define insb_p(port,to,len) insb(port,to,len)
205#define insw_p(port,to,len) insw(port,to,len)
206#define insl_p(port,to,len) insl(port,to,len)
207
208#define outsb_p(port,from,len) outsb(port,from,len)
209#define outsw_p(port,from,len) outsw(port,from,len)
210#define outsl_p(port,from,len) outsl(port,from,len)
211
212/*
213 * String version of I/O memory access operations.
214 */
215extern void __memcpy_fromio(void *, const volatile void __iomem *, size_t);
216extern void __memcpy_toio(volatile void __iomem *, const void *, size_t);
217extern void __memset_io(volatile void __iomem *, int, size_t);
218
219#define memset_io(c,v,l) __memset_io((c),(v),(l))
220#define memcpy_fromio(a,c,l) __memcpy_fromio((a),(c),(l))
221#define memcpy_toio(c,a,l) __memcpy_toio((c),(a),(l))
222
223/*
224 * I/O memory mapping functions.
225 */
226extern void __iomem *__ioremap(phys_addr_t phys_addr, size_t size, pgprot_t prot);
227extern void __iounmap(volatile void __iomem *addr);
Catalin Marinas21b549b2014-04-03 15:57:15 +0100228extern void __iomem *ioremap_cache(phys_addr_t phys_addr, size_t size);
Catalin Marinasfc478972012-03-05 11:49:29 +0000229
Catalin Marinas489f7812012-10-23 14:24:21 +0100230#define ioremap(addr, size) __ioremap((addr), (size), __pgprot(PROT_DEVICE_nGnRE))
231#define ioremap_nocache(addr, size) __ioremap((addr), (size), __pgprot(PROT_DEVICE_nGnRE))
232#define ioremap_wc(addr, size) __ioremap((addr), (size), __pgprot(PROT_NORMAL_NC))
Catalin Marinasfc478972012-03-05 11:49:29 +0000233#define iounmap __iounmap
234
Catalin Marinasfc478972012-03-05 11:49:29 +0000235#define ARCH_HAS_IOREMAP_WC
236#include <asm-generic/iomap.h>
237
238/*
239 * More restrictive address range checking than the default implementation
240 * (PHYS_OFFSET and PHYS_MASK taken into account).
241 */
242#define ARCH_HAS_VALID_PHYS_ADDR_RANGE
243extern int valid_phys_addr_range(unsigned long addr, size_t size);
244extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
245
246extern int devmem_is_allowed(unsigned long pfn);
247
248/*
249 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
250 * access
251 */
252#define xlate_dev_mem_ptr(p) __va(p)
253
254/*
255 * Convert a virtual cached pointer to an uncached pointer
256 */
257#define xlate_dev_kmem_ptr(p) p
258
259#endif /* __KERNEL__ */
260#endif /* __ASM_IO_H */