blob: b9e7449adcdecc96c24d54d79b9bb6a8e57255f5 [file] [log] [blame]
Stephen Boyddd15ab82011-11-08 10:34:05 -08001/*
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08002 *
3 * Copyright (C) 2007 Google, Inc.
Stephen Boyd4312a7e2012-09-05 12:28:52 -07004 * Copyright (c) 2009-2012, The Linux Foundation. All rights reserved.
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
Stephen Boyd4a184072011-11-08 10:34:04 -080017#include <linux/clocksource.h>
18#include <linux/clockchips.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080019#include <linux/init.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080020#include <linux/interrupt.h>
21#include <linux/irq.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Stephen Boyd6e332162012-09-05 12:28:53 -070023#include <linux/of.h>
24#include <linux/of_address.h>
25#include <linux/of_irq.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080026
27#include <asm/mach/time.h>
Stephen Boydebf30dc2011-05-31 16:10:00 -070028#include <asm/hardware/gic.h>
Stephen Boyd4a184072011-11-08 10:34:04 -080029#include <asm/localtimer.h>
Stephen Boydf8e56c42012-02-22 01:39:37 +000030#include <asm/sched_clock.h>
Stephen Boydebf30dc2011-05-31 16:10:00 -070031
Stephen Boyd4312a7e2012-09-05 12:28:52 -070032#include "common.h"
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080033
34#define TIMER_MATCH_VAL 0x0000
35#define TIMER_COUNT_VAL 0x0004
36#define TIMER_ENABLE 0x0008
Stephen Boyd4a184072011-11-08 10:34:04 -080037#define TIMER_ENABLE_CLR_ON_MATCH_EN BIT(1)
38#define TIMER_ENABLE_EN BIT(0)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080039#define TIMER_CLEAR 0x000C
Stephen Boyd4a184072011-11-08 10:34:04 -080040#define DGT_CLK_CTL_DIV_4 0x3
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080041
42#define GPT_HZ 32768
Jeff Ohlstein672039f2010-10-05 15:23:57 -070043
Stephen Boyd2081a6b2011-11-08 10:34:08 -080044#define MSM_DGT_SHIFT 5
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080045
Stephen Boyd2a00c102011-11-08 10:34:07 -080046static void __iomem *event_base;
Stephen Boyda850c3f2011-11-08 10:34:06 -080047
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080048static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
49{
Marc Zyngier28af6902011-07-22 12:52:37 +010050 struct clock_event_device *evt = *(struct clock_event_device **)dev_id;
Stephen Boyda850c3f2011-11-08 10:34:06 -080051 /* Stop the timer tick */
52 if (evt->mode == CLOCK_EVT_MODE_ONESHOT) {
Stephen Boyd2a00c102011-11-08 10:34:07 -080053 u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080054 ctrl &= ~TIMER_ENABLE_EN;
Stephen Boyd2a00c102011-11-08 10:34:07 -080055 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080056 }
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080057 evt->event_handler(evt);
58 return IRQ_HANDLED;
59}
60
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080061static int msm_timer_set_next_event(unsigned long cycles,
62 struct clock_event_device *evt)
63{
Stephen Boyd2a00c102011-11-08 10:34:07 -080064 u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080065
Stephen Boyd2a00c102011-11-08 10:34:07 -080066 writel_relaxed(0, event_base + TIMER_CLEAR);
67 writel_relaxed(cycles, event_base + TIMER_MATCH_VAL);
68 writel_relaxed(ctrl | TIMER_ENABLE_EN, event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080069 return 0;
70}
71
72static void msm_timer_set_mode(enum clock_event_mode mode,
73 struct clock_event_device *evt)
74{
Stephen Boyda850c3f2011-11-08 10:34:06 -080075 u32 ctrl;
76
Stephen Boyd2a00c102011-11-08 10:34:07 -080077 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080078 ctrl &= ~(TIMER_ENABLE_EN | TIMER_ENABLE_CLR_ON_MATCH_EN);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080079
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080080 switch (mode) {
81 case CLOCK_EVT_MODE_RESUME:
82 case CLOCK_EVT_MODE_PERIODIC:
83 break;
84 case CLOCK_EVT_MODE_ONESHOT:
Stephen Boyda850c3f2011-11-08 10:34:06 -080085 /* Timer is enabled in set_next_event */
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080086 break;
87 case CLOCK_EVT_MODE_UNUSED:
88 case CLOCK_EVT_MODE_SHUTDOWN:
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080089 break;
90 }
Stephen Boyd2a00c102011-11-08 10:34:07 -080091 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080092}
93
Stephen Boyd2a00c102011-11-08 10:34:07 -080094static struct clock_event_device msm_clockevent = {
95 .name = "gp_timer",
96 .features = CLOCK_EVT_FEAT_ONESHOT,
Stephen Boyd2a00c102011-11-08 10:34:07 -080097 .rating = 200,
98 .set_next_event = msm_timer_set_next_event,
99 .set_mode = msm_timer_set_mode,
100};
101
102static union {
103 struct clock_event_device *evt;
Stephen Boyd3b5909d2012-09-04 13:17:33 -0700104 struct clock_event_device * __percpu *percpu_evt;
Stephen Boyd2a00c102011-11-08 10:34:07 -0800105} msm_evt;
106
107static void __iomem *source_base;
108
Stephen Boydf8e56c42012-02-22 01:39:37 +0000109static notrace cycle_t msm_read_timer_count(struct clocksource *cs)
Stephen Boyd2a00c102011-11-08 10:34:07 -0800110{
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800111 return readl_relaxed(source_base + TIMER_COUNT_VAL);
112}
113
Stephen Boydf8e56c42012-02-22 01:39:37 +0000114static notrace cycle_t msm_read_timer_count_shift(struct clocksource *cs)
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800115{
Stephen Boyd2a00c102011-11-08 10:34:07 -0800116 /*
117 * Shift timer count down by a constant due to unreliable lower bits
118 * on some targets.
119 */
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800120 return msm_read_timer_count(cs) >> MSM_DGT_SHIFT;
Stephen Boyd2a00c102011-11-08 10:34:07 -0800121}
122
123static struct clocksource msm_clocksource = {
124 .name = "dg_timer",
125 .rating = 300,
126 .read = msm_read_timer_count,
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800127 .mask = CLOCKSOURCE_MASK(32),
Stephen Boyd2a00c102011-11-08 10:34:07 -0800128 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800129};
130
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000131#ifdef CONFIG_LOCAL_TIMERS
132static int __cpuinit msm_local_timer_setup(struct clock_event_device *evt)
133{
134 /* Use existing clock_event for cpu 0 */
135 if (!smp_processor_id())
136 return 0;
137
138 writel_relaxed(0, event_base + TIMER_ENABLE);
139 writel_relaxed(0, event_base + TIMER_CLEAR);
140 writel_relaxed(~0, event_base + TIMER_MATCH_VAL);
141 evt->irq = msm_clockevent.irq;
142 evt->name = "local_timer";
143 evt->features = msm_clockevent.features;
144 evt->rating = msm_clockevent.rating;
145 evt->set_mode = msm_timer_set_mode;
146 evt->set_next_event = msm_timer_set_next_event;
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000147
148 *__this_cpu_ptr(msm_evt.percpu_evt) = evt;
Shawn Guo838a2ae2013-01-12 11:50:05 +0000149 clockevents_config_and_register(evt, GPT_HZ, 4, 0xf0000000);
Stephen Boyd66a89502012-09-05 12:28:51 -0700150 enable_percpu_irq(evt->irq, IRQ_TYPE_EDGE_RISING);
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000151 return 0;
152}
153
154static void msm_local_timer_stop(struct clock_event_device *evt)
155{
156 evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
157 disable_percpu_irq(evt->irq);
158}
159
160static struct local_timer_ops msm_local_timer_ops __cpuinitdata = {
161 .setup = msm_local_timer_setup,
162 .stop = msm_local_timer_stop,
163};
164#endif /* CONFIG_LOCAL_TIMERS */
165
Stephen Boydf8e56c42012-02-22 01:39:37 +0000166static notrace u32 msm_sched_clock_read(void)
167{
168 return msm_clocksource.read(&msm_clocksource);
169}
170
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700171static void __init msm_timer_init(u32 dgt_hz, int sched_bits, int irq,
172 bool percpu)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800173{
Stephen Boyd2a00c102011-11-08 10:34:07 -0800174 struct clock_event_device *ce = &msm_clockevent;
175 struct clocksource *cs = &msm_clocksource;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800176 int res;
177
Stephen Boyd2a00c102011-11-08 10:34:07 -0800178 writel_relaxed(0, event_base + TIMER_ENABLE);
179 writel_relaxed(0, event_base + TIMER_CLEAR);
180 writel_relaxed(~0, event_base + TIMER_MATCH_VAL);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800181 ce->cpumask = cpumask_of(0);
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700182 ce->irq = irq;
David Brown8c27e6f2011-01-07 10:20:49 -0800183
Stephen Boyd27fdb572011-11-08 10:34:10 -0800184 clockevents_config_and_register(ce, GPT_HZ, 4, 0xffffffff);
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700185 if (percpu) {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800186 msm_evt.percpu_evt = alloc_percpu(struct clock_event_device *);
187 if (!msm_evt.percpu_evt) {
Stephen Boyddd15ab82011-11-08 10:34:05 -0800188 pr_err("memory allocation failed for %s\n", ce->name);
189 goto err;
Marc Zyngier28af6902011-07-22 12:52:37 +0100190 }
Stephen Boyd2a00c102011-11-08 10:34:07 -0800191 *__this_cpu_ptr(msm_evt.percpu_evt) = ce;
Stephen Boyddd15ab82011-11-08 10:34:05 -0800192 res = request_percpu_irq(ce->irq, msm_timer_interrupt,
Stephen Boyd2a00c102011-11-08 10:34:07 -0800193 ce->name, msm_evt.percpu_evt);
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000194 if (!res) {
Stephen Boyd66a89502012-09-05 12:28:51 -0700195 enable_percpu_irq(ce->irq, IRQ_TYPE_EDGE_RISING);
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000196#ifdef CONFIG_LOCAL_TIMERS
197 local_timer_register(&msm_local_timer_ops);
198#endif
199 }
Stephen Boyddd15ab82011-11-08 10:34:05 -0800200 } else {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800201 msm_evt.evt = ce;
Stephen Boyddd15ab82011-11-08 10:34:05 -0800202 res = request_irq(ce->irq, msm_timer_interrupt,
203 IRQF_TIMER | IRQF_NOBALANCING |
Stephen Boyd2a00c102011-11-08 10:34:07 -0800204 IRQF_TRIGGER_RISING, ce->name, &msm_evt.evt);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800205 }
Stephen Boyddd15ab82011-11-08 10:34:05 -0800206
207 if (res)
208 pr_err("request_irq failed for %s\n", ce->name);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800209err:
Stephen Boyd2a00c102011-11-08 10:34:07 -0800210 writel_relaxed(TIMER_ENABLE_EN, source_base + TIMER_ENABLE);
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800211 res = clocksource_register_hz(cs, dgt_hz);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800212 if (res)
Stephen Boyd2a00c102011-11-08 10:34:07 -0800213 pr_err("clocksource_register failed\n");
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700214 setup_sched_clock(msm_sched_clock_read, sched_bits, dgt_hz);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800215}
216
Stephen Boyd6e332162012-09-05 12:28:53 -0700217#ifdef CONFIG_OF
218static const struct of_device_id msm_dgt_match[] __initconst = {
219 { .compatible = "qcom,msm-dgt" },
220 { },
221};
222
223static const struct of_device_id msm_gpt_match[] __initconst = {
224 { .compatible = "qcom,msm-gpt" },
225 { },
226};
227
228static void __init msm_dt_timer_init(void)
229{
230 struct device_node *np;
231 u32 freq;
232 int irq;
233 struct resource res;
234 u32 percpu_offset;
235 void __iomem *dgt_clk_ctl;
236
237 np = of_find_matching_node(NULL, msm_gpt_match);
238 if (!np) {
239 pr_err("Can't find GPT DT node\n");
240 return;
241 }
242
243 event_base = of_iomap(np, 0);
244 if (!event_base) {
245 pr_err("Failed to map event base\n");
246 return;
247 }
248
249 irq = irq_of_parse_and_map(np, 0);
250 if (irq <= 0) {
251 pr_err("Can't get irq\n");
252 return;
253 }
254 of_node_put(np);
255
256 np = of_find_matching_node(NULL, msm_dgt_match);
257 if (!np) {
258 pr_err("Can't find DGT DT node\n");
259 return;
260 }
261
262 if (of_property_read_u32(np, "cpu-offset", &percpu_offset))
263 percpu_offset = 0;
264
265 if (of_address_to_resource(np, 0, &res)) {
266 pr_err("Failed to parse DGT resource\n");
267 return;
268 }
269
270 source_base = ioremap(res.start + percpu_offset, resource_size(&res));
271 if (!source_base) {
272 pr_err("Failed to map source base\n");
273 return;
274 }
275
276 if (!of_address_to_resource(np, 1, &res)) {
277 dgt_clk_ctl = ioremap(res.start + percpu_offset,
278 resource_size(&res));
279 if (!dgt_clk_ctl) {
280 pr_err("Failed to map DGT control base\n");
281 return;
282 }
283 writel_relaxed(DGT_CLK_CTL_DIV_4, dgt_clk_ctl);
284 iounmap(dgt_clk_ctl);
285 }
286
287 if (of_property_read_u32(np, "clock-frequency", &freq)) {
288 pr_err("Unknown frequency\n");
289 return;
290 }
291 of_node_put(np);
292
293 msm_timer_init(freq, 32, irq, !!percpu_offset);
294}
295
296struct sys_timer msm_dt_timer = {
297 .init = msm_dt_timer_init
298};
299#endif
300
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700301static int __init msm_timer_map(phys_addr_t event, phys_addr_t source)
302{
303 event_base = ioremap(event, SZ_64);
304 if (!event_base) {
305 pr_err("Failed to map event base\n");
306 return 1;
307 }
308 source_base = ioremap(source, SZ_64);
309 if (!source_base) {
310 pr_err("Failed to map source base\n");
311 return 1;
312 }
313 return 0;
314}
315
316static void __init msm7x01_timer_init(void)
317{
318 struct clocksource *cs = &msm_clocksource;
319
320 if (msm_timer_map(0xc0100000, 0xc0100010))
321 return;
322 cs->read = msm_read_timer_count_shift;
323 cs->mask = CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT));
324 /* 600 KHz */
325 msm_timer_init(19200000 >> MSM_DGT_SHIFT, 32 - MSM_DGT_SHIFT, 7,
326 false);
327}
328
329struct sys_timer msm7x01_timer = {
330 .init = msm7x01_timer_init
331};
332
333static void __init msm7x30_timer_init(void)
334{
335 if (msm_timer_map(0xc0100004, 0xc0100024))
336 return;
337 msm_timer_init(24576000 / 4, 32, 1, false);
338}
339
340struct sys_timer msm7x30_timer = {
341 .init = msm7x30_timer_init
342};
343
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700344static void __init qsd8x50_timer_init(void)
345{
346 if (msm_timer_map(0xAC100000, 0xAC100010))
347 return;
348 msm_timer_init(19200000 / 4, 32, 7, false);
349}
350
351struct sys_timer qsd8x50_timer = {
352 .init = qsd8x50_timer_init
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800353};