blob: 50103b2792b5b72455e760f1d838c0b785bf7b61 [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010018#include <linux/ath9k_platform.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019
Sujith55624202010-01-08 10:36:02 +053020#include "ath9k.h"
21
22static char *dev_info = "ath9k";
23
24MODULE_AUTHOR("Atheros Communications");
25MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
26MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
27MODULE_LICENSE("Dual BSD/GPL");
28
29static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
30module_param_named(debug, ath9k_debug, uint, 0);
31MODULE_PARM_DESC(debug, "Debugging mask");
32
John W. Linville3e6109c2011-01-05 09:39:17 -050033int ath9k_modparam_nohwcrypt;
34module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053035MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
36
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053037int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053038module_param_named(blink, led_blink, int, 0444);
39MODULE_PARM_DESC(blink, "Enable LED blink on activity");
40
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080041static int ath9k_btcoex_enable;
42module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
43MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
44
Rajkumar Manoharand5847472010-12-20 14:39:51 +053045bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053046/* We use the hw_value as an index into our private channel structure */
47
48#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053049 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053050 .center_freq = (_freq), \
51 .hw_value = (_idx), \
52 .max_power = 20, \
53}
54
55#define CHAN5G(_freq, _idx) { \
56 .band = IEEE80211_BAND_5GHZ, \
57 .center_freq = (_freq), \
58 .hw_value = (_idx), \
59 .max_power = 20, \
60}
61
62/* Some 2 GHz radios are actually tunable on 2312-2732
63 * on 5 MHz steps, we support the channels which we know
64 * we have calibration data for all cards though to make
65 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020066static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053067 CHAN2G(2412, 0), /* Channel 1 */
68 CHAN2G(2417, 1), /* Channel 2 */
69 CHAN2G(2422, 2), /* Channel 3 */
70 CHAN2G(2427, 3), /* Channel 4 */
71 CHAN2G(2432, 4), /* Channel 5 */
72 CHAN2G(2437, 5), /* Channel 6 */
73 CHAN2G(2442, 6), /* Channel 7 */
74 CHAN2G(2447, 7), /* Channel 8 */
75 CHAN2G(2452, 8), /* Channel 9 */
76 CHAN2G(2457, 9), /* Channel 10 */
77 CHAN2G(2462, 10), /* Channel 11 */
78 CHAN2G(2467, 11), /* Channel 12 */
79 CHAN2G(2472, 12), /* Channel 13 */
80 CHAN2G(2484, 13), /* Channel 14 */
81};
82
83/* Some 5 GHz radios are actually tunable on XXXX-YYYY
84 * on 5 MHz steps, we support the channels which we know
85 * we have calibration data for all cards though to make
86 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020087static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053088 /* _We_ call this UNII 1 */
89 CHAN5G(5180, 14), /* Channel 36 */
90 CHAN5G(5200, 15), /* Channel 40 */
91 CHAN5G(5220, 16), /* Channel 44 */
92 CHAN5G(5240, 17), /* Channel 48 */
93 /* _We_ call this UNII 2 */
94 CHAN5G(5260, 18), /* Channel 52 */
95 CHAN5G(5280, 19), /* Channel 56 */
96 CHAN5G(5300, 20), /* Channel 60 */
97 CHAN5G(5320, 21), /* Channel 64 */
98 /* _We_ call this "Middle band" */
99 CHAN5G(5500, 22), /* Channel 100 */
100 CHAN5G(5520, 23), /* Channel 104 */
101 CHAN5G(5540, 24), /* Channel 108 */
102 CHAN5G(5560, 25), /* Channel 112 */
103 CHAN5G(5580, 26), /* Channel 116 */
104 CHAN5G(5600, 27), /* Channel 120 */
105 CHAN5G(5620, 28), /* Channel 124 */
106 CHAN5G(5640, 29), /* Channel 128 */
107 CHAN5G(5660, 30), /* Channel 132 */
108 CHAN5G(5680, 31), /* Channel 136 */
109 CHAN5G(5700, 32), /* Channel 140 */
110 /* _We_ call this UNII 3 */
111 CHAN5G(5745, 33), /* Channel 149 */
112 CHAN5G(5765, 34), /* Channel 153 */
113 CHAN5G(5785, 35), /* Channel 157 */
114 CHAN5G(5805, 36), /* Channel 161 */
115 CHAN5G(5825, 37), /* Channel 165 */
116};
117
118/* Atheros hardware rate code addition for short premble */
119#define SHPCHECK(__hw_rate, __flags) \
120 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
121
122#define RATE(_bitrate, _hw_rate, _flags) { \
123 .bitrate = (_bitrate), \
124 .flags = (_flags), \
125 .hw_value = (_hw_rate), \
126 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
127}
128
129static struct ieee80211_rate ath9k_legacy_rates[] = {
130 RATE(10, 0x1b, 0),
131 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
132 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
133 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
134 RATE(60, 0x0b, 0),
135 RATE(90, 0x0f, 0),
136 RATE(120, 0x0a, 0),
137 RATE(180, 0x0e, 0),
138 RATE(240, 0x09, 0),
139 RATE(360, 0x0d, 0),
140 RATE(480, 0x08, 0),
141 RATE(540, 0x0c, 0),
142};
143
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100144#ifdef CONFIG_MAC80211_LEDS
145static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
146 { .throughput = 0 * 1024, .blink_time = 334 },
147 { .throughput = 1 * 1024, .blink_time = 260 },
148 { .throughput = 5 * 1024, .blink_time = 220 },
149 { .throughput = 10 * 1024, .blink_time = 190 },
150 { .throughput = 20 * 1024, .blink_time = 170 },
151 { .throughput = 50 * 1024, .blink_time = 150 },
152 { .throughput = 70 * 1024, .blink_time = 130 },
153 { .throughput = 100 * 1024, .blink_time = 110 },
154 { .throughput = 200 * 1024, .blink_time = 80 },
155 { .throughput = 300 * 1024, .blink_time = 50 },
156};
157#endif
158
Sujith285f2dd2010-01-08 10:36:07 +0530159static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530160
161/*
162 * Read and write, they both share the same lock. We do this to serialize
163 * reads and writes on Atheros 802.11n PCI devices only. This is required
164 * as the FIFO on these devices can only accept sanely 2 requests.
165 */
166
167static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
168{
169 struct ath_hw *ah = (struct ath_hw *) hw_priv;
170 struct ath_common *common = ath9k_hw_common(ah);
171 struct ath_softc *sc = (struct ath_softc *) common->priv;
172
173 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
174 unsigned long flags;
175 spin_lock_irqsave(&sc->sc_serial_rw, flags);
176 iowrite32(val, sc->mem + reg_offset);
177 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
178 } else
179 iowrite32(val, sc->mem + reg_offset);
180}
181
182static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
183{
184 struct ath_hw *ah = (struct ath_hw *) hw_priv;
185 struct ath_common *common = ath9k_hw_common(ah);
186 struct ath_softc *sc = (struct ath_softc *) common->priv;
187 u32 val;
188
189 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
190 unsigned long flags;
191 spin_lock_irqsave(&sc->sc_serial_rw, flags);
192 val = ioread32(sc->mem + reg_offset);
193 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
194 } else
195 val = ioread32(sc->mem + reg_offset);
196 return val;
197}
198
Felix Fietkau845e03c2011-03-23 20:57:25 +0100199static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
200{
201 struct ath_hw *ah = (struct ath_hw *) hw_priv;
202 struct ath_common *common = ath9k_hw_common(ah);
203 struct ath_softc *sc = (struct ath_softc *) common->priv;
204 unsigned long uninitialized_var(flags);
205 u32 val;
206
207 if (ah->config.serialize_regmode == SER_REG_MODE_ON)
208 spin_lock_irqsave(&sc->sc_serial_rw, flags);
209
210 val = ioread32(sc->mem + reg_offset);
211 val &= ~clr;
212 val |= set;
213 iowrite32(val, sc->mem + reg_offset);
214
215 if (ah->config.serialize_regmode == SER_REG_MODE_ON)
216 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
217
218 return val;
219}
220
Sujith55624202010-01-08 10:36:02 +0530221/**************************/
222/* Initialization */
223/**************************/
224
225static void setup_ht_cap(struct ath_softc *sc,
226 struct ieee80211_sta_ht_cap *ht_info)
227{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200228 struct ath_hw *ah = sc->sc_ah;
229 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530230 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200231 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530232
233 ht_info->ht_supported = true;
234 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
235 IEEE80211_HT_CAP_SM_PS |
236 IEEE80211_HT_CAP_SGI_40 |
237 IEEE80211_HT_CAP_DSSSCCK40;
238
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400239 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
240 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
241
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700242 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
243 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
244
Sujith55624202010-01-08 10:36:02 +0530245 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
246 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
247
Gabor Juhos72161982011-06-21 11:23:42 +0200248 if (AR_SREV_9330(ah) || AR_SREV_9485(ah))
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800249 max_streams = 1;
250 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200251 max_streams = 3;
252 else
253 max_streams = 2;
254
Felix Fietkau7a370812010-09-22 12:34:52 +0200255 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200256 if (max_streams >= 2)
257 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
258 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
259 }
260
Sujith55624202010-01-08 10:36:02 +0530261 /* set up supported mcs set */
262 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujith61389f32010-06-02 15:53:37 +0530263 tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, max_streams);
264 rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200265
Joe Perches226afe62010-12-02 19:12:37 -0800266 ath_dbg(common, ATH_DBG_CONFIG,
267 "TX streams %d, RX streams: %d\n",
268 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530269
270 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530271 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
272 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
273 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
274 }
275
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200276 for (i = 0; i < rx_streams; i++)
277 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530278
279 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
280}
281
282static int ath9k_reg_notifier(struct wiphy *wiphy,
283 struct regulatory_request *request)
284{
285 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100286 struct ath_softc *sc = hw->priv;
Sujith55624202010-01-08 10:36:02 +0530287 struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
288
289 return ath_reg_notifier_apply(wiphy, request, reg);
290}
291
292/*
293 * This function will allocate both the DMA descriptor structure, and the
294 * buffers it contains. These are used to contain the descriptors used
295 * by the system.
296*/
297int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
298 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400299 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530300{
301#define DS2PHYS(_dd, _ds) \
302 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
303#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
304#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
305 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400306 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530307 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400308 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530309
Joe Perches226afe62010-12-02 19:12:37 -0800310 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
311 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530312
313 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400314
315 if (is_tx)
316 desc_len = sc->sc_ah->caps.tx_desc_len;
317 else
318 desc_len = sizeof(struct ath_desc);
319
Sujith55624202010-01-08 10:36:02 +0530320 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400321 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800322 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400323 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530324 error = -ENOMEM;
325 goto fail;
326 }
327
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400328 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530329
330 /*
331 * Need additional DMA memory because we can't use
332 * descriptors that cross the 4K page boundary. Assume
333 * one skipped descriptor per 4K page.
334 */
335 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
336 u32 ndesc_skipped =
337 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
338 u32 dma_len;
339
340 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400341 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530342 dd->dd_desc_len += dma_len;
343
344 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700345 }
Sujith55624202010-01-08 10:36:02 +0530346 }
347
348 /* allocate descriptors */
349 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
350 &dd->dd_desc_paddr, GFP_KERNEL);
351 if (dd->dd_desc == NULL) {
352 error = -ENOMEM;
353 goto fail;
354 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400355 ds = (u8 *) dd->dd_desc;
Joe Perches226afe62010-12-02 19:12:37 -0800356 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
357 name, ds, (u32) dd->dd_desc_len,
358 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530359
360 /* allocate buffers */
361 bsize = sizeof(struct ath_buf) * nbuf;
362 bf = kzalloc(bsize, GFP_KERNEL);
363 if (bf == NULL) {
364 error = -ENOMEM;
365 goto fail2;
366 }
367 dd->dd_bufptr = bf;
368
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400369 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530370 bf->bf_desc = ds;
371 bf->bf_daddr = DS2PHYS(dd, ds);
372
373 if (!(sc->sc_ah->caps.hw_caps &
374 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
375 /*
376 * Skip descriptor addresses which can cause 4KB
377 * boundary crossing (addr + length) with a 32 dword
378 * descriptor fetch.
379 */
380 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
381 BUG_ON((caddr_t) bf->bf_desc >=
382 ((caddr_t) dd->dd_desc +
383 dd->dd_desc_len));
384
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400385 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530386 bf->bf_desc = ds;
387 bf->bf_daddr = DS2PHYS(dd, ds);
388 }
389 }
390 list_add_tail(&bf->list, head);
391 }
392 return 0;
393fail2:
394 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
395 dd->dd_desc_paddr);
396fail:
397 memset(dd, 0, sizeof(*dd));
398 return error;
399#undef ATH_DESC_4KB_BOUND_CHECK
400#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
401#undef DS2PHYS
402}
403
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530404void ath9k_init_crypto(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530405{
Sujith285f2dd2010-01-08 10:36:07 +0530406 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
407 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530408
409 /* Get the hardware key cache size. */
Felix Fietkau6de12a12011-03-23 20:57:31 +0100410 common->keymax = AR_KEYTABLE_SIZE;
Sujith55624202010-01-08 10:36:02 +0530411
412 /*
413 * Reset the key cache since some parts do not
414 * reset the contents on initial power up.
415 */
416 for (i = 0; i < common->keymax; i++)
Bruno Randolf040e5392010-09-08 16:05:04 +0900417 ath_hw_keyreset(common, (u16) i);
Sujith55624202010-01-08 10:36:02 +0530418
Felix Fietkau716f7fc2010-06-12 17:22:28 +0200419 /*
Sujith55624202010-01-08 10:36:02 +0530420 * Check whether the separate key cache entries
421 * are required to handle both tx+rx MIC keys.
422 * With split mic keys the number of stations is limited
423 * to 27 otherwise 59.
424 */
Bruno Randolf117675d2010-09-08 16:04:54 +0900425 if (sc->sc_ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA)
426 common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
Sujith285f2dd2010-01-08 10:36:07 +0530427}
Sujith55624202010-01-08 10:36:02 +0530428
Sujith285f2dd2010-01-08 10:36:07 +0530429static int ath9k_init_btcoex(struct ath_softc *sc)
430{
Felix Fietkau066dae92010-11-07 14:59:39 +0100431 struct ath_txq *txq;
432 int r;
Sujith285f2dd2010-01-08 10:36:07 +0530433
434 switch (sc->sc_ah->btcoex_hw.scheme) {
435 case ATH_BTCOEX_CFG_NONE:
436 break;
437 case ATH_BTCOEX_CFG_2WIRE:
438 ath9k_hw_btcoex_init_2wire(sc->sc_ah);
439 break;
440 case ATH_BTCOEX_CFG_3WIRE:
441 ath9k_hw_btcoex_init_3wire(sc->sc_ah);
442 r = ath_init_btcoex_timer(sc);
443 if (r)
444 return -1;
Felix Fietkau066dae92010-11-07 14:59:39 +0100445 txq = sc->tx.txq_map[WME_AC_BE];
446 ath9k_hw_init_btcoex_hw(sc->sc_ah, txq->axq_qnum);
Sujith285f2dd2010-01-08 10:36:07 +0530447 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
448 break;
449 default:
450 WARN_ON(1);
451 break;
Sujith55624202010-01-08 10:36:02 +0530452 }
453
Sujith285f2dd2010-01-08 10:36:07 +0530454 return 0;
455}
Sujith55624202010-01-08 10:36:02 +0530456
Sujith285f2dd2010-01-08 10:36:07 +0530457static int ath9k_init_queues(struct ath_softc *sc)
458{
Sujith285f2dd2010-01-08 10:36:07 +0530459 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530460
Sujith285f2dd2010-01-08 10:36:07 +0530461 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530462 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530463
Sujith285f2dd2010-01-08 10:36:07 +0530464 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
465 ath_cabq_update(sc);
466
Ben Greear60f2d1d2011-01-09 23:11:52 -0800467 for (i = 0; i < WME_NUM_AC; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100468 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800469 sc->tx.txq_map[i]->mac80211_qnum = i;
470 }
Sujith285f2dd2010-01-08 10:36:07 +0530471 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530472}
473
Felix Fietkauf209f522010-10-01 01:06:53 +0200474static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530475{
Felix Fietkauf209f522010-10-01 01:06:53 +0200476 void *channels;
477
Felix Fietkaucac42202010-10-09 02:39:30 +0200478 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
479 ARRAY_SIZE(ath9k_5ghz_chantable) !=
480 ATH9K_NUM_CHANNELS);
481
Felix Fietkaud4659912010-10-14 16:02:39 +0200482 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200483 channels = kmemdup(ath9k_2ghz_chantable,
484 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
485 if (!channels)
486 return -ENOMEM;
487
488 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530489 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
490 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
491 ARRAY_SIZE(ath9k_2ghz_chantable);
492 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
493 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
494 ARRAY_SIZE(ath9k_legacy_rates);
495 }
496
Felix Fietkaud4659912010-10-14 16:02:39 +0200497 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200498 channels = kmemdup(ath9k_5ghz_chantable,
499 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
500 if (!channels) {
501 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
502 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
503 return -ENOMEM;
504 }
505
506 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530507 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
508 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
509 ARRAY_SIZE(ath9k_5ghz_chantable);
510 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
511 ath9k_legacy_rates + 4;
512 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
513 ARRAY_SIZE(ath9k_legacy_rates) - 4;
514 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200515 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530516}
Sujith55624202010-01-08 10:36:02 +0530517
Sujith285f2dd2010-01-08 10:36:07 +0530518static void ath9k_init_misc(struct ath_softc *sc)
519{
520 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
521 int i = 0;
Sujith285f2dd2010-01-08 10:36:07 +0530522 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
523
524 sc->config.txpowlimit = ATH_TXPOWER_MAX;
525
526 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
527 sc->sc_flags |= SC_OP_TXAGGR;
528 sc->sc_flags |= SC_OP_RXAGGR;
Sujith55624202010-01-08 10:36:02 +0530529 }
530
Sujith285f2dd2010-01-08 10:36:07 +0530531 common->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
532 common->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
533
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400534 ath9k_hw_set_diversity(sc->sc_ah, true);
Sujith285f2dd2010-01-08 10:36:07 +0530535 sc->rx.defant = ath9k_hw_getdefantenna(sc->sc_ah);
536
Felix Fietkau364734f2010-09-14 20:22:44 +0200537 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530538
539 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
540
Felix Fietkau7545daf2011-01-24 19:23:16 +0100541 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530542 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700543
544 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
545 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530546}
547
548static int ath9k_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid,
549 const struct ath_bus_ops *bus_ops)
550{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100551 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530552 struct ath_hw *ah = NULL;
553 struct ath_common *common;
554 int ret = 0, i;
555 int csz = 0;
556
Sujith285f2dd2010-01-08 10:36:07 +0530557 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
558 if (!ah)
559 return -ENOMEM;
560
Ben Greear233536e2011-01-09 23:11:44 -0800561 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530562 ah->hw_version.devid = devid;
563 ah->hw_version.subsysid = subsysid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100564 ah->reg_ops.read = ath9k_ioread32;
565 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100566 ah->reg_ops.rmw = ath9k_reg_rmw;
Sujith285f2dd2010-01-08 10:36:07 +0530567 sc->sc_ah = ah;
568
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100569 if (!pdata) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100570 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100571 sc->sc_ah->led_pin = -1;
572 } else {
573 sc->sc_ah->gpio_mask = pdata->gpio_mask;
574 sc->sc_ah->gpio_val = pdata->gpio_val;
575 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530576 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200577 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200578 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100579 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100580
Sujith285f2dd2010-01-08 10:36:07 +0530581 common = ath9k_hw_common(ah);
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100582 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530583 common->bus_ops = bus_ops;
584 common->ah = ah;
585 common->hw = sc->hw;
586 common->priv = sc;
587 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800588 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530589 common->disable_ani = false;
Ben Greear20b257442010-10-15 15:04:09 -0700590 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530591
Sujith285f2dd2010-01-08 10:36:07 +0530592 spin_lock_init(&sc->sc_serial_rw);
593 spin_lock_init(&sc->sc_pm_lock);
594 mutex_init(&sc->mutex);
Ben Greear7f010c92011-01-09 23:11:49 -0800595#ifdef CONFIG_ATH9K_DEBUGFS
596 spin_lock_init(&sc->nodes_lock);
597 INIT_LIST_HEAD(&sc->nodes);
598#endif
Sujith285f2dd2010-01-08 10:36:07 +0530599 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
600 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
601 (unsigned long)sc);
602
603 /*
604 * Cache line size is used to size and align various
605 * structures used to communicate with the hardware.
606 */
607 ath_read_cachesize(common, &csz);
608 common->cachelsz = csz << 2; /* convert to bytes */
609
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400610 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530611 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400612 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530613 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530614
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100615 if (pdata && pdata->macaddr)
616 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
617
Sujith285f2dd2010-01-08 10:36:07 +0530618 ret = ath9k_init_queues(sc);
619 if (ret)
620 goto err_queues;
621
622 ret = ath9k_init_btcoex(sc);
623 if (ret)
624 goto err_btcoex;
625
Felix Fietkauf209f522010-10-01 01:06:53 +0200626 ret = ath9k_init_channels_rates(sc);
627 if (ret)
628 goto err_btcoex;
629
Sujith285f2dd2010-01-08 10:36:07 +0530630 ath9k_init_crypto(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530631 ath9k_init_misc(sc);
632
Sujith55624202010-01-08 10:36:02 +0530633 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530634
635err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530636 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
637 if (ATH_TXQ_SETUP(sc, i))
638 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530639err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530640 ath9k_hw_deinit(ah);
641err_hw:
Sujith55624202010-01-08 10:36:02 +0530642
Sujith285f2dd2010-01-08 10:36:07 +0530643 kfree(ah);
644 sc->sc_ah = NULL;
645
646 return ret;
Sujith55624202010-01-08 10:36:02 +0530647}
648
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200649static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
650{
651 struct ieee80211_supported_band *sband;
652 struct ieee80211_channel *chan;
653 struct ath_hw *ah = sc->sc_ah;
654 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
655 int i;
656
657 sband = &sc->sbands[band];
658 for (i = 0; i < sband->n_channels; i++) {
659 chan = &sband->channels[i];
660 ah->curchan = &ah->channels[chan->hw_value];
661 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
662 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
663 chan->max_power = reg->max_power_level / 2;
664 }
665}
666
667static void ath9k_init_txpower_limits(struct ath_softc *sc)
668{
669 struct ath_hw *ah = sc->sc_ah;
670 struct ath9k_channel *curchan = ah->curchan;
671
672 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
673 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
674 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
675 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
676
677 ah->curchan = curchan;
678}
679
Sujith285f2dd2010-01-08 10:36:07 +0530680void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530681{
Sujith285f2dd2010-01-08 10:36:07 +0530682 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
683
Sujith55624202010-01-08 10:36:02 +0530684 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
685 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
686 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530687 IEEE80211_HW_SUPPORTS_PS |
688 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530689 IEEE80211_HW_SPECTRUM_MGMT |
Mohammed Shafi Shajakhanbd8027a2010-12-30 12:18:01 +0530690 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530691
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500692 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
693 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
694
John W. Linville3e6109c2011-01-05 09:39:17 -0500695 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530696 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
697
698 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100699 BIT(NL80211_IFTYPE_P2P_GO) |
700 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530701 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400702 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530703 BIT(NL80211_IFTYPE_STATION) |
704 BIT(NL80211_IFTYPE_ADHOC) |
705 BIT(NL80211_IFTYPE_MESH_POINT);
706
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400707 if (AR_SREV_5416(sc->sc_ah))
708 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530709
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200710 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
711
Sujith55624202010-01-08 10:36:02 +0530712 hw->queues = 4;
713 hw->max_rates = 4;
714 hw->channel_change_time = 5000;
715 hw->max_listen_interval = 10;
Felix Fietkau65896512010-01-24 03:26:11 +0100716 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530717 hw->sta_data_size = sizeof(struct ath_node);
718 hw->vif_data_size = sizeof(struct ath_vif);
719
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200720#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530721 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200722#endif
Sujith55624202010-01-08 10:36:02 +0530723
Felix Fietkaud4659912010-10-14 16:02:39 +0200724 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530725 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
726 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200727 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530728 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
729 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530730
731 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Felix Fietkaud4659912010-10-14 16:02:39 +0200732 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530733 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Felix Fietkaud4659912010-10-14 16:02:39 +0200734 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530735 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
736 }
737
738 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530739}
740
Sujith285f2dd2010-01-08 10:36:07 +0530741int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Sujith55624202010-01-08 10:36:02 +0530742 const struct ath_bus_ops *bus_ops)
743{
744 struct ieee80211_hw *hw = sc->hw;
745 struct ath_common *common;
746 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530747 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530748 struct ath_regulatory *reg;
749
Sujith285f2dd2010-01-08 10:36:07 +0530750 /* Bring up device */
751 error = ath9k_init_softc(devid, sc, subsysid, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530752 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530753 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530754
755 ah = sc->sc_ah;
756 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530757 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530758
Sujith285f2dd2010-01-08 10:36:07 +0530759 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530760 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
761 ath9k_reg_notifier);
762 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530763 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530764
765 reg = &common->regulatory;
766
Sujith285f2dd2010-01-08 10:36:07 +0530767 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530768 error = ath_tx_init(sc, ATH_TXBUF);
769 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530770 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530771
Sujith285f2dd2010-01-08 10:36:07 +0530772 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530773 error = ath_rx_init(sc, ATH_RXBUF);
774 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530775 goto error_rx;
776
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200777 ath9k_init_txpower_limits(sc);
778
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100779#ifdef CONFIG_MAC80211_LEDS
780 /* must be initialized before ieee80211_register_hw */
781 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
782 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
783 ARRAY_SIZE(ath9k_tpt_blink));
784#endif
785
Sujith285f2dd2010-01-08 10:36:07 +0530786 /* Register with mac80211 */
787 error = ieee80211_register_hw(hw);
788 if (error)
789 goto error_register;
790
Ben Greeareb272442010-11-29 14:13:22 -0800791 error = ath9k_init_debug(ah);
792 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800793 ath_err(common, "Unable to create debugfs files\n");
Ben Greeareb272442010-11-29 14:13:22 -0800794 goto error_world;
795 }
796
Sujith285f2dd2010-01-08 10:36:07 +0530797 /* Handle world regulatory */
798 if (!ath_is_world_regd(reg)) {
799 error = regulatory_hint(hw->wiphy, reg->alpha2);
800 if (error)
801 goto error_world;
802 }
Sujith55624202010-01-08 10:36:02 +0530803
Felix Fietkau347809f2010-07-02 00:09:52 +0200804 INIT_WORK(&sc->hw_check_work, ath_hw_check);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400805 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530806 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100807 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith55624202010-01-08 10:36:02 +0530808
Sujith55624202010-01-08 10:36:02 +0530809 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530810 ath_start_rfkill_poll(sc);
811
812 return 0;
813
Sujith285f2dd2010-01-08 10:36:07 +0530814error_world:
815 ieee80211_unregister_hw(hw);
816error_register:
817 ath_rx_cleanup(sc);
818error_rx:
819 ath_tx_cleanup(sc);
820error_tx:
821 /* Nothing */
822error_regd:
823 ath9k_deinit_softc(sc);
824error_init:
Sujith55624202010-01-08 10:36:02 +0530825 return error;
826}
827
828/*****************************/
829/* De-Initialization */
830/*****************************/
831
Sujith285f2dd2010-01-08 10:36:07 +0530832static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530833{
Sujith285f2dd2010-01-08 10:36:07 +0530834 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530835
Felix Fietkauf209f522010-10-01 01:06:53 +0200836 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
837 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
838
839 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
840 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
841
Sujith285f2dd2010-01-08 10:36:07 +0530842 if ((sc->btcoex.no_stomp_timer) &&
843 sc->sc_ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
844 ath_gen_timer_free(sc->sc_ah, sc->btcoex.no_stomp_timer);
Sujith55624202010-01-08 10:36:02 +0530845
Sujith285f2dd2010-01-08 10:36:07 +0530846 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
847 if (ATH_TXQ_SETUP(sc, i))
848 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
849
Sujith285f2dd2010-01-08 10:36:07 +0530850 ath9k_hw_deinit(sc->sc_ah);
851
Sujith736b3a22010-03-17 14:25:24 +0530852 kfree(sc->sc_ah);
853 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530854}
855
Sujith285f2dd2010-01-08 10:36:07 +0530856void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530857{
858 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530859
860 ath9k_ps_wakeup(sc);
861
Sujith55624202010-01-08 10:36:02 +0530862 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530863 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530864
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530865 ath9k_ps_restore(sc);
866
Sujith55624202010-01-08 10:36:02 +0530867 ieee80211_unregister_hw(hw);
868 ath_rx_cleanup(sc);
869 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530870 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530871}
872
873void ath_descdma_cleanup(struct ath_softc *sc,
874 struct ath_descdma *dd,
875 struct list_head *head)
876{
877 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
878 dd->dd_desc_paddr);
879
880 INIT_LIST_HEAD(head);
881 kfree(dd->dd_bufptr);
882 memset(dd, 0, sizeof(*dd));
883}
884
Sujith55624202010-01-08 10:36:02 +0530885/************************/
886/* Module Hooks */
887/************************/
888
889static int __init ath9k_init(void)
890{
891 int error;
892
893 /* Register rate control algorithm */
894 error = ath_rate_control_register();
895 if (error != 0) {
896 printk(KERN_ERR
897 "ath9k: Unable to register rate control "
898 "algorithm: %d\n",
899 error);
900 goto err_out;
901 }
902
Sujith55624202010-01-08 10:36:02 +0530903 error = ath_pci_init();
904 if (error < 0) {
905 printk(KERN_ERR
906 "ath9k: No PCI devices found, driver not installed.\n");
907 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800908 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530909 }
910
911 error = ath_ahb_init();
912 if (error < 0) {
913 error = -ENODEV;
914 goto err_pci_exit;
915 }
916
917 return 0;
918
919 err_pci_exit:
920 ath_pci_exit();
921
Sujith55624202010-01-08 10:36:02 +0530922 err_rate_unregister:
923 ath_rate_control_unregister();
924 err_out:
925 return error;
926}
927module_init(ath9k_init);
928
929static void __exit ath9k_exit(void)
930{
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530931 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +0530932 ath_ahb_exit();
933 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530934 ath_rate_control_unregister();
935 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
936}
937module_exit(ath9k_exit);