blob: 566b1e541323492ee3ff1ca04cdc09e990cfd07a [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020017#include <linux/gfp.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070018#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020019#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080020#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020021#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010022#include <linux/wait.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24#include <asm/irq.h>
25#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010026#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010028struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040029struct module;
David Howells57a58a92006-10-05 13:06:34 +010030struct irq_desc;
Thomas Gleixner78129572011-02-10 15:14:20 +010031struct irq_data;
Jiang Liu515085e2014-11-06 22:20:17 +080032struct msi_msg;
Harvey Harrisonec701582008-02-08 04:19:55 -080033typedef void (*irq_flow_handler_t)(unsigned int irq,
David Howells7d12e782006-10-05 14:55:46 +010034 struct irq_desc *desc);
Thomas Gleixner78129572011-02-10 15:14:20 +010035typedef void (*irq_preflow_handler_t)(struct irq_data *data);
David Howells57a58a92006-10-05 13:06:34 +010036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037/*
38 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070039 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010040 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070041 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010042 * IRQ_TYPE_NONE - default, unspecified type
43 * IRQ_TYPE_EDGE_RISING - rising edge triggered
44 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
45 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
46 * IRQ_TYPE_LEVEL_HIGH - high level triggered
47 * IRQ_TYPE_LEVEL_LOW - low level triggered
48 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
49 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000050 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
51 * to setup the HW to a sane default (used
52 * by irqdomain map() callbacks to synchronize
53 * the HW state and SW flags for a newly
54 * allocated descriptor).
55 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010056 * IRQ_TYPE_PROBE - Special flag for probing in progress
57 *
58 * Bits which can be modified via irq_set/clear/modify_status_flags()
59 * IRQ_LEVEL - Interrupt is level type. Will be also
60 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020061 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010062 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
63 * it from affinity setting
64 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
65 * IRQ_NOREQUEST - Interrupt cannot be requested via
66 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090067 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010068 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
69 * request/setup_irq()
70 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
71 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
72 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010073 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010074 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
75 * it from the spurious interrupt detection
76 * mechanism and from core side polling.
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010078enum {
79 IRQ_TYPE_NONE = 0x00000000,
80 IRQ_TYPE_EDGE_RISING = 0x00000001,
81 IRQ_TYPE_EDGE_FALLING = 0x00000002,
82 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
83 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
84 IRQ_TYPE_LEVEL_LOW = 0x00000008,
85 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
86 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000087 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010088
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010089 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070090
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010091 IRQ_LEVEL = (1 << 8),
92 IRQ_PER_CPU = (1 << 9),
93 IRQ_NOPROBE = (1 << 10),
94 IRQ_NOREQUEST = (1 << 11),
95 IRQ_NOAUTOEN = (1 << 12),
96 IRQ_NO_BALANCING = (1 << 13),
97 IRQ_MOVE_PCNTXT = (1 << 14),
98 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090099 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100100 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100101 IRQ_IS_POLLED = (1 << 18),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +0100102};
Thomas Gleixner950f4422007-02-16 01:27:24 -0800103
Thomas Gleixner44247182010-09-28 10:40:18 +0200104#define IRQF_MODIFY_MASK \
105 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100106 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100107 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
108 IRQ_IS_POLLED)
Thomas Gleixner44247182010-09-28 10:40:18 +0200109
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100110#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
111
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100112/*
113 * Return value for chip->irq_set_affinity()
114 *
115 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
116 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
Jiang Liu2cb62542014-11-06 22:20:18 +0800117 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
118 * support stacked irqchips, which indicates skipping
119 * all descendent irqchips.
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100120 */
121enum {
122 IRQ_SET_MASK_OK = 0,
123 IRQ_SET_MASK_OK_NOCOPY,
Jiang Liu2cb62542014-11-06 22:20:18 +0800124 IRQ_SET_MASK_OK_DONE,
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100125};
126
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700127struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600128struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700129
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700130/**
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000131 * struct irq_data - per irq and irq chip data passed down to chip functions
Thomas Gleixner966dc732013-05-06 14:30:22 +0000132 * @mask: precomputed bitmask for accessing the chip registers
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000133 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600134 * @hwirq: hardware interrupt number, local to the interrupt domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000135 * @node: node index useful for balancing
Randy Dunlap30398bf62011-03-18 09:33:56 -0700136 * @state_use_accessors: status information for irq chip functions.
Thomas Gleixner91c49912011-02-03 20:48:29 +0100137 * Use accessor functions to deal with it
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000138 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600139 * @domain: Interrupt translation domain; responsible for mapping
140 * between hwirq number and linux irq number.
Jiang Liuf8264e32014-11-06 22:20:14 +0800141 * @parent_data: pointer to parent struct irq_data to support hierarchy
142 * irq_domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000143 * @handler_data: per-IRQ data for the irq_chip methods
144 * @chip_data: platform-specific per-chip private data for the chip
145 * methods, to allow shared chip implementations
146 * @msi_desc: MSI descriptor
147 * @affinity: IRQ affinity on SMP
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000148 *
149 * The fields here need to overlay the ones in irq_desc until we
150 * cleaned up the direct references and switched everything over to
151 * irq_data.
152 */
153struct irq_data {
Thomas Gleixner966dc732013-05-06 14:30:22 +0000154 u32 mask;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000155 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600156 unsigned long hwirq;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000157 unsigned int node;
Thomas Gleixner91c49912011-02-03 20:48:29 +0100158 unsigned int state_use_accessors;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000159 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600160 struct irq_domain *domain;
Jiang Liuf8264e32014-11-06 22:20:14 +0800161#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
162 struct irq_data *parent_data;
163#endif
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000164 void *handler_data;
165 void *chip_data;
166 struct msi_desc *msi_desc;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000167 cpumask_var_t affinity;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000168};
169
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100170/*
171 * Bit masks for irq_data.state
172 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100173 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100174 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Thomas Gleixnera005677b2011-02-08 17:11:03 +0100175 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
176 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100177 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100178 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100179 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
180 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100181 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
182 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200183 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
184 * IRQD_IRQ_MASKED - Masked state of the interrupt
185 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200186 * IRQD_WAKEUP_ARMED - Wakeup mode armed
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100187 */
188enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100189 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera005677b2011-02-08 17:11:03 +0100190 IRQD_SETAFFINITY_PENDING = (1 << 8),
191 IRQD_NO_BALANCING = (1 << 10),
192 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100193 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100194 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100195 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100196 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200197 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200198 IRQD_IRQ_MASKED = (1 << 17),
199 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200200 IRQD_WAKEUP_ARMED = (1 << 19),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100201};
202
203static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
204{
205 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
206}
207
Thomas Gleixnera005677b2011-02-08 17:11:03 +0100208static inline bool irqd_is_per_cpu(struct irq_data *d)
209{
210 return d->state_use_accessors & IRQD_PER_CPU;
211}
212
213static inline bool irqd_can_balance(struct irq_data *d)
214{
215 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
216}
217
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100218static inline bool irqd_affinity_was_set(struct irq_data *d)
219{
220 return d->state_use_accessors & IRQD_AFFINITY_SET;
221}
222
Thomas Gleixneree38c042011-03-28 17:11:13 +0200223static inline void irqd_mark_affinity_was_set(struct irq_data *d)
224{
225 d->state_use_accessors |= IRQD_AFFINITY_SET;
226}
227
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100228static inline u32 irqd_get_trigger_type(struct irq_data *d)
229{
230 return d->state_use_accessors & IRQD_TRIGGER_MASK;
231}
232
233/*
234 * Must only be called inside irq_chip.irq_set_type() functions.
235 */
236static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
237{
238 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
239 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
240}
241
242static inline bool irqd_is_level_type(struct irq_data *d)
243{
244 return d->state_use_accessors & IRQD_LEVEL;
245}
246
Thomas Gleixner7f942262011-02-10 19:46:26 +0100247static inline bool irqd_is_wakeup_set(struct irq_data *d)
248{
249 return d->state_use_accessors & IRQD_WAKEUP_STATE;
250}
251
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100252static inline bool irqd_can_move_in_process_context(struct irq_data *d)
253{
254 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
255}
256
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200257static inline bool irqd_irq_disabled(struct irq_data *d)
258{
259 return d->state_use_accessors & IRQD_IRQ_DISABLED;
260}
261
Thomas Gleixner32f41252011-03-28 14:10:52 +0200262static inline bool irqd_irq_masked(struct irq_data *d)
263{
264 return d->state_use_accessors & IRQD_IRQ_MASKED;
265}
266
267static inline bool irqd_irq_inprogress(struct irq_data *d)
268{
269 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
270}
271
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200272static inline bool irqd_is_wakeup_armed(struct irq_data *d)
273{
274 return d->state_use_accessors & IRQD_WAKEUP_ARMED;
275}
276
277
Thomas Gleixner9cff60d2011-03-28 16:41:14 +0200278/*
279 * Functions for chained handlers which can be enabled/disabled by the
280 * standard disable_irq/enable_irq calls. Must be called with
281 * irq_desc->lock held.
282 */
283static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
284{
285 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
286}
287
288static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
289{
290 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
291}
292
Grant Likelya699e4e2012-04-03 07:11:04 -0600293static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
294{
295 return d->hwirq;
296}
297
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000298/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700299 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700300 *
301 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000302 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
303 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
304 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
305 * @irq_disable: disable the interrupt
306 * @irq_ack: start of a new interrupt
307 * @irq_mask: mask an interrupt source
308 * @irq_mask_ack: ack and mask an interrupt source
309 * @irq_unmask: unmask an interrupt source
310 * @irq_eoi: end of interrupt
311 * @irq_set_affinity: set the CPU affinity on SMP machines
312 * @irq_retrigger: resend an IRQ to the CPU
313 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
314 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
315 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
316 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700317 * @irq_cpu_online: configure an interrupt source for a secondary CPU
318 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200319 * @irq_suspend: function called from core code on suspend once per chip
320 * @irq_resume: function called from core code on resume once per chip
321 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000322 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100323 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100324 * @irq_request_resources: optional to request resources before calling
325 * any other callback related to this irq
326 * @irq_release_resources: optional to release resources acquired with
327 * irq_request_resources
Jiang Liu515085e2014-11-06 22:20:17 +0800328 * @irq_compose_msi_msg: optional to compose message content for MSI
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100329 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700331struct irq_chip {
332 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000333 unsigned int (*irq_startup)(struct irq_data *data);
334 void (*irq_shutdown)(struct irq_data *data);
335 void (*irq_enable)(struct irq_data *data);
336 void (*irq_disable)(struct irq_data *data);
337
338 void (*irq_ack)(struct irq_data *data);
339 void (*irq_mask)(struct irq_data *data);
340 void (*irq_mask_ack)(struct irq_data *data);
341 void (*irq_unmask)(struct irq_data *data);
342 void (*irq_eoi)(struct irq_data *data);
343
344 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
345 int (*irq_retrigger)(struct irq_data *data);
346 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
347 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
348
349 void (*irq_bus_lock)(struct irq_data *data);
350 void (*irq_bus_sync_unlock)(struct irq_data *data);
351
David Daney0fdb4b22011-03-25 12:38:49 -0700352 void (*irq_cpu_online)(struct irq_data *data);
353 void (*irq_cpu_offline)(struct irq_data *data);
354
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200355 void (*irq_suspend)(struct irq_data *data);
356 void (*irq_resume)(struct irq_data *data);
357 void (*irq_pm_shutdown)(struct irq_data *data);
358
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000359 void (*irq_calc_mask)(struct irq_data *data);
360
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100361 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100362 int (*irq_request_resources)(struct irq_data *data);
363 void (*irq_release_resources)(struct irq_data *data);
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100364
Jiang Liu515085e2014-11-06 22:20:17 +0800365 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
366
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100367 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368};
369
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100370/*
371 * irq_chip specific flags
372 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100373 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
374 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100375 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200376 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
377 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530378 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixner4f6e4f72014-03-13 15:32:47 +0100379 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
Thomas Gleixner328a4972014-03-13 19:03:51 +0100380 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100381 */
382enum {
383 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100384 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100385 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200386 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530387 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200388 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixner328a4972014-03-13 19:03:51 +0100389 IRQCHIP_EOI_THREADED = (1 << 6),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100390};
391
Thomas Gleixnere1447102010-10-01 16:03:45 +0200392/* This include will go away once we isolated irq_desc usage to core code */
393#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200394
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700395/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700396 * Pick up the arch-dependent methods:
397 */
398#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200400#ifndef NR_IRQS_LEGACY
401# define NR_IRQS_LEGACY 0
402#endif
403
Thomas Gleixner1318a482010-09-27 21:01:37 +0200404#ifndef ARCH_IRQ_INIT_FLAGS
405# define ARCH_IRQ_INIT_FLAGS 0
406#endif
407
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100408#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200409
Thomas Gleixnere1447102010-10-01 16:03:45 +0200410struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700411extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900412extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100413extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
414extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415
David Daney0fdb4b22011-03-25 12:38:49 -0700416extern void irq_cpu_online(void);
417extern void irq_cpu_offline(void);
Thomas Gleixner01f8fa42014-04-16 14:36:44 +0000418extern int irq_set_affinity_locked(struct irq_data *data,
419 const struct cpumask *cpumask, bool force);
David Daney0fdb4b22011-03-25 12:38:49 -0700420
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200421#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100422void irq_move_irq(struct irq_data *data);
423void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200424#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100425static inline void irq_move_irq(struct irq_data *data) { }
426static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200427#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700431#ifdef CONFIG_HARDIRQS_SW_RESEND
432int irq_set_parent(int irq, int parent_irq);
433#else
434static inline int irq_set_parent(int irq, int parent_irq)
435{
436 return 0;
437}
438#endif
439
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700440/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700441 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100442 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700443 */
Harvey Harrisonec701582008-02-08 04:19:55 -0800444extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
445extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
446extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
Thomas Gleixner0521c8f2011-03-28 16:13:24 +0200447extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800448extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
449extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100450extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800451extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100452extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700453
Jiang Liu515085e2014-11-06 22:20:17 +0800454extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
Jiang Liu85f08c12014-11-06 22:20:16 +0800455#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
456extern void irq_chip_ack_parent(struct irq_data *data);
457extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
Yingjoe Chen56e8aba2014-11-13 23:37:05 +0800458extern void irq_chip_mask_parent(struct irq_data *data);
459extern void irq_chip_unmask_parent(struct irq_data *data);
460extern void irq_chip_eoi_parent(struct irq_data *data);
461extern int irq_chip_set_affinity_parent(struct irq_data *data,
462 const struct cpumask *dest,
463 bool force);
Jiang Liu85f08c12014-11-06 22:20:16 +0800464#endif
465
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700466/* Handling of unhandled and spurious interrupts: */
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700467extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
Thomas Gleixnerbedd30d2008-09-30 23:14:27 +0200468 irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700470
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700471/* Enable/disable irq debugging output: */
472extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700474/* Checks whether the interrupt can be requested by request_irq(): */
475extern int can_request_irq(unsigned int irq, unsigned long irqflags);
476
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100477/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700478extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100479extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700480
481extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100482irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700483 irq_flow_handler_t handle, const char *name);
484
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100485static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
486 irq_flow_handler_t handle)
487{
488 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
489}
490
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100491extern int irq_set_percpu_devid(unsigned int irq);
492
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700493extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100494__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700495 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700496
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700497static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100498irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700499{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100500 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700501}
502
503/*
504 * Set a highlevel chained flow handler for a given IRQ.
505 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900506 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700507 */
508static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100509irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700510{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100511 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700512}
513
Thomas Gleixner44247182010-09-28 10:40:18 +0200514void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
515
516static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
517{
518 irq_modify_status(irq, 0, set);
519}
520
521static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
522{
523 irq_modify_status(irq, clr, 0);
524}
525
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100526static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200527{
528 irq_modify_status(irq, 0, IRQ_NOPROBE);
529}
530
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100531static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200532{
533 irq_modify_status(irq, IRQ_NOPROBE, 0);
534}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800535
Paul Mundt7f1b1242011-04-07 06:01:44 +0900536static inline void irq_set_nothread(unsigned int irq)
537{
538 irq_modify_status(irq, 0, IRQ_NOTHREAD);
539}
540
541static inline void irq_set_thread(unsigned int irq)
542{
543 irq_modify_status(irq, IRQ_NOTHREAD, 0);
544}
545
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100546static inline void irq_set_nested_thread(unsigned int irq, bool nest)
547{
548 if (nest)
549 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
550 else
551 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
552}
553
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100554static inline void irq_set_percpu_devid_flags(unsigned int irq)
555{
556 irq_set_status_flags(irq,
557 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
558 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
559}
560
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700561/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100562extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
563extern int irq_set_handler_data(unsigned int irq, void *data);
564extern int irq_set_chip_data(unsigned int irq, void *data);
565extern int irq_set_irq_type(unsigned int irq, unsigned int type);
566extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Alexander Gordeev51906e72012-11-19 16:01:29 +0100567extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
568 struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200569extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700570
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100571static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200572{
573 struct irq_data *d = irq_get_irq_data(irq);
574 return d ? d->chip : NULL;
575}
576
577static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
578{
579 return d->chip;
580}
581
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100582static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200583{
584 struct irq_data *d = irq_get_irq_data(irq);
585 return d ? d->chip_data : NULL;
586}
587
588static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
589{
590 return d->chip_data;
591}
592
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100593static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200594{
595 struct irq_data *d = irq_get_irq_data(irq);
596 return d ? d->handler_data : NULL;
597}
598
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100599static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200600{
601 return d->handler_data;
602}
603
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100604static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200605{
606 struct irq_data *d = irq_get_irq_data(irq);
607 return d ? d->msi_desc : NULL;
608}
609
610static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
611{
612 return d->msi_desc;
613}
614
Javier Martinez Canillas1f6236b2013-06-14 18:40:43 +0200615static inline u32 irq_get_trigger_type(unsigned int irq)
616{
617 struct irq_data *d = irq_get_irq_data(irq);
618 return d ? irqd_get_trigger_type(d) : 0;
619}
620
Thomas Gleixner62a08ae2014-04-24 09:50:53 +0200621unsigned int arch_dynirq_lower_bound(unsigned int from);
622
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200623int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
624 struct module *owner);
625
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400626/* use macros to avoid needing export.h for THIS_MODULE */
627#define irq_alloc_descs(irq, from, cnt, node) \
628 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
629
630#define irq_alloc_desc(node) \
631 irq_alloc_descs(-1, 0, 1, node)
632
633#define irq_alloc_desc_at(at, node) \
634 irq_alloc_descs(at, at, 1, node)
635
636#define irq_alloc_desc_from(from, node) \
637 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200638
Alexander Gordeev51906e72012-11-19 16:01:29 +0100639#define irq_alloc_descs_from(from, cnt, node) \
640 irq_alloc_descs(-1, from, cnt, node)
641
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200642void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200643static inline void irq_free_desc(unsigned int irq)
644{
645 irq_free_descs(irq, 1);
646}
647
Thomas Gleixner7b6ef122014-05-07 15:44:05 +0000648#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
649unsigned int irq_alloc_hwirqs(int cnt, int node);
650static inline unsigned int irq_alloc_hwirq(int node)
651{
652 return irq_alloc_hwirqs(1, node);
653}
654void irq_free_hwirqs(unsigned int from, int cnt);
655static inline void irq_free_hwirq(unsigned int irq)
656{
657 return irq_free_hwirqs(irq, 1);
658}
659int arch_setup_hwirq(unsigned int irq, int node);
660void arch_teardown_hwirq(unsigned int irq);
661#endif
662
Thomas Gleixnerc940e012014-05-07 15:44:22 +0000663#ifdef CONFIG_GENERIC_IRQ_LEGACY
664void irq_init_desc(unsigned int irq);
665#endif
666
Thomas Gleixner7d828062011-04-03 11:42:53 +0200667#ifndef irq_reg_writel
668# define irq_reg_writel(val, addr) writel(val, addr)
669#endif
670#ifndef irq_reg_readl
671# define irq_reg_readl(addr) readl(addr)
672#endif
673
674/**
675 * struct irq_chip_regs - register offsets for struct irq_gci
676 * @enable: Enable register offset to reg_base
677 * @disable: Disable register offset to reg_base
678 * @mask: Mask register offset to reg_base
679 * @ack: Ack register offset to reg_base
680 * @eoi: Eoi register offset to reg_base
681 * @type: Type configuration register offset to reg_base
682 * @polarity: Polarity configuration register offset to reg_base
683 */
684struct irq_chip_regs {
685 unsigned long enable;
686 unsigned long disable;
687 unsigned long mask;
688 unsigned long ack;
689 unsigned long eoi;
690 unsigned long type;
691 unsigned long polarity;
692};
693
694/**
695 * struct irq_chip_type - Generic interrupt chip instance for a flow type
696 * @chip: The real interrupt chip which provides the callbacks
697 * @regs: Register offsets for this chip
698 * @handler: Flow handler associated with this chip
699 * @type: Chip can handle these flow types
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000700 * @mask_cache_priv: Cached mask register private to the chip type
701 * @mask_cache: Pointer to cached mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +0200702 *
703 * A irq_generic_chip can have several instances of irq_chip_type when
704 * it requires different functions and register offsets for different
705 * flow types.
706 */
707struct irq_chip_type {
708 struct irq_chip chip;
709 struct irq_chip_regs regs;
710 irq_flow_handler_t handler;
711 u32 type;
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000712 u32 mask_cache_priv;
713 u32 *mask_cache;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200714};
715
716/**
717 * struct irq_chip_generic - Generic irq chip data structure
718 * @lock: Lock to protect register and cache data access
719 * @reg_base: Register base address (virtual)
720 * @irq_base: Interrupt base nr for this chip
721 * @irq_cnt: Number of interrupts handled by this chip
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000722 * @mask_cache: Cached mask register shared between all chip types
Thomas Gleixner7d828062011-04-03 11:42:53 +0200723 * @type_cache: Cached type register
724 * @polarity_cache: Cached polarity register
725 * @wake_enabled: Interrupt can wakeup from suspend
726 * @wake_active: Interrupt is marked as an wakeup from suspend source
727 * @num_ct: Number of available irq_chip_type instances (usually 1)
728 * @private: Private data for non generic chip callbacks
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000729 * @installed: bitfield to denote installed interrupts
Grant Likelye8bd8342013-05-29 03:10:52 +0100730 * @unused: bitfield to denote unused interrupts
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000731 * @domain: irq domain pointer
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200732 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200733 * @chip_types: Array of interrupt irq_chip_types
734 *
735 * Note, that irq_chip_generic can have multiple irq_chip_type
736 * implementations which can be associated to a particular irq line of
737 * an irq_chip_generic instance. That allows to share and protect
738 * state in an irq_chip_generic instance when we need to implement
739 * different flow mechanisms (level/edge) for it.
740 */
741struct irq_chip_generic {
742 raw_spinlock_t lock;
743 void __iomem *reg_base;
744 unsigned int irq_base;
745 unsigned int irq_cnt;
746 u32 mask_cache;
747 u32 type_cache;
748 u32 polarity_cache;
749 u32 wake_enabled;
750 u32 wake_active;
751 unsigned int num_ct;
752 void *private;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000753 unsigned long installed;
Grant Likelye8bd8342013-05-29 03:10:52 +0100754 unsigned long unused;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000755 struct irq_domain *domain;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200756 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200757 struct irq_chip_type chip_types[0];
758};
759
760/**
761 * enum irq_gc_flags - Initialization flags for generic irq chips
762 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
763 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
764 * irq chips which need to call irq_set_wake() on
765 * the parent irq. Usually GPIO implementations
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000766 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
Thomas Gleixner966dc732013-05-06 14:30:22 +0000767 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
Thomas Gleixner7d828062011-04-03 11:42:53 +0200768 */
769enum irq_gc_flags {
770 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
771 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000772 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
Thomas Gleixner966dc732013-05-06 14:30:22 +0000773 IRQ_GC_NO_MASK = 1 << 3,
Thomas Gleixner7d828062011-04-03 11:42:53 +0200774};
775
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000776/*
777 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
778 * @irqs_per_chip: Number of interrupts per chip
779 * @num_chips: Number of chips
780 * @irq_flags_to_set: IRQ* flags to set on irq setup
781 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
782 * @gc_flags: Generic chip specific setup flags
783 * @gc: Array of pointers to generic interrupt chips
784 */
785struct irq_domain_chip_generic {
786 unsigned int irqs_per_chip;
787 unsigned int num_chips;
788 unsigned int irq_flags_to_clear;
789 unsigned int irq_flags_to_set;
790 enum irq_gc_flags gc_flags;
791 struct irq_chip_generic *gc[0];
792};
793
Thomas Gleixner7d828062011-04-03 11:42:53 +0200794/* Generic chip callback functions */
795void irq_gc_noop(struct irq_data *d);
796void irq_gc_mask_disable_reg(struct irq_data *d);
797void irq_gc_mask_set_bit(struct irq_data *d);
798void irq_gc_mask_clr_bit(struct irq_data *d);
799void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400800void irq_gc_ack_set_bit(struct irq_data *d);
801void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200802void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
803void irq_gc_eoi(struct irq_data *d);
804int irq_gc_set_wake(struct irq_data *d, unsigned int on);
805
806/* Setup functions for irq_chip_generic */
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200807int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
808 irq_hw_number_t hw_irq);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200809struct irq_chip_generic *
810irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
811 void __iomem *reg_base, irq_flow_handler_t handler);
812void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
813 enum irq_gc_flags flags, unsigned int clr,
814 unsigned int set);
815int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200816void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
817 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200818
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000819struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
820int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
821 int num_ct, const char *name,
822 irq_flow_handler_t handler,
823 unsigned int clr, unsigned int set,
824 enum irq_gc_flags flags);
825
826
Thomas Gleixner7d828062011-04-03 11:42:53 +0200827static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
828{
829 return container_of(d->chip, struct irq_chip_type, chip);
830}
831
832#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
833
834#ifdef CONFIG_SMP
835static inline void irq_gc_lock(struct irq_chip_generic *gc)
836{
837 raw_spin_lock(&gc->lock);
838}
839
840static inline void irq_gc_unlock(struct irq_chip_generic *gc)
841{
842 raw_spin_unlock(&gc->lock);
843}
844#else
845static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
846static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
847#endif
848
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700849#endif /* _LINUX_IRQ_H */