blob: dbae6d9710414325f48423490761a52c4ce77fa8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
42#include <linux/sched.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020043#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050044#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
48#include <asm/io.h>
49
50#define DRV_NAME "ahci"
Jeff Garzik8676ce02006-06-26 20:41:33 -040051#define DRV_VERSION "2.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
53
54enum {
55 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090056 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 AHCI_MAX_SG = 168, /* hardware max is 64K */
58 AHCI_DMA_BOUNDARY = 0xffffffff,
59 AHCI_USE_CLUSTERING = 0,
Tejun Heo12fad3f2006-05-15 21:03:55 +090060 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090061 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090062 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040064 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090065 AHCI_CMD_TBL_HDR_SZ = 0x80,
66 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
67 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
68 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 AHCI_RX_FIS_SZ,
70 AHCI_IRQ_ON_SG = (1 << 31),
71 AHCI_CMD_ATAPI = (1 << 5),
72 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090073 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090074 AHCI_CMD_RESET = (1 << 8),
75 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
77 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090078 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80 board_ahci = 0,
Tejun Heo648a88b2006-11-09 15:08:40 +090081 board_ahci_pi = 1,
82 board_ahci_vt8251 = 2,
83 board_ahci_ign_iferr = 3,
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85 /* global controller registers */
86 HOST_CAP = 0x00, /* host capabilities */
87 HOST_CTL = 0x04, /* global host control */
88 HOST_IRQ_STAT = 0x08, /* interrupt status */
89 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
90 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
91
92 /* HOST_CTL bits */
93 HOST_RESET = (1 << 0), /* reset controller; self-clear */
94 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
95 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
96
97 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090098 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo22b49982006-01-23 21:38:44 +090099 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900100 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo979db802006-05-15 21:03:52 +0900101 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900102 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104 /* registers for each SATA port */
105 PORT_LST_ADDR = 0x00, /* command list DMA addr */
106 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
107 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
108 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
109 PORT_IRQ_STAT = 0x10, /* interrupt status */
110 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
111 PORT_CMD = 0x18, /* port command */
112 PORT_TFDATA = 0x20, /* taskfile data */
113 PORT_SIG = 0x24, /* device TF signature */
114 PORT_CMD_ISSUE = 0x38, /* command issue */
115 PORT_SCR = 0x28, /* SATA phy register block */
116 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
117 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
118 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
119 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
120
121 /* PORT_IRQ_{STAT,MASK} bits */
122 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
123 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
124 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
125 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
126 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
127 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
128 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
129 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
130
131 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
132 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
133 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
134 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
135 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
136 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
137 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
138 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
139 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
140
Tejun Heo78cd52d2006-05-15 20:58:29 +0900141 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
142 PORT_IRQ_IF_ERR |
143 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900144 PORT_IRQ_PHYRDY |
Tejun Heo78cd52d2006-05-15 20:58:29 +0900145 PORT_IRQ_UNK_FIS,
146 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
147 PORT_IRQ_TF_ERR |
148 PORT_IRQ_HBUS_DATA_ERR,
149 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
150 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
151 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
153 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500154 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
156 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
157 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900158 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
160 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
161 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
162
Tejun Heo0be0aa92006-07-26 15:59:26 +0900163 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
165 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
166 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400167
168 /* hpriv->flags bits */
169 AHCI_FLAG_MSI = (1 << 0),
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200170
171 /* ap->flags bits */
Tejun Heo4aeb0e32006-11-01 17:58:33 +0900172 AHCI_FLAG_NO_NCQ = (1 << 24),
173 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
Tejun Heo648a88b2006-11-09 15:08:40 +0900174 AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175};
176
177struct ahci_cmd_hdr {
178 u32 opts;
179 u32 status;
180 u32 tbl_addr;
181 u32 tbl_addr_hi;
182 u32 reserved[4];
183};
184
185struct ahci_sg {
186 u32 addr;
187 u32 addr_hi;
188 u32 reserved;
189 u32 flags_size;
190};
191
192struct ahci_host_priv {
193 unsigned long flags;
194 u32 cap; /* cache of HOST_CAP register */
195 u32 port_map; /* cache of HOST_PORTS_IMPL reg */
196};
197
198struct ahci_port_priv {
199 struct ahci_cmd_hdr *cmd_slot;
200 dma_addr_t cmd_slot_dma;
201 void *cmd_tbl;
202 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 void *rx_fis;
204 dma_addr_t rx_fis_dma;
205};
206
207static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
208static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
209static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900210static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
David Howells7d12e782006-10-05 14:55:46 +0100211static irqreturn_t ahci_interrupt (int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213static int ahci_port_start(struct ata_port *ap);
214static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
216static void ahci_qc_prep(struct ata_queued_cmd *qc);
217static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900218static void ahci_freeze(struct ata_port *ap);
219static void ahci_thaw(struct ata_port *ap);
220static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900221static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900222static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoc1332872006-07-26 15:59:26 +0900223static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
224static int ahci_port_resume(struct ata_port *ap);
225static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
226static int ahci_pci_device_resume(struct pci_dev *pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -0400227static void ahci_remove_one (struct pci_dev *pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
Jeff Garzik193515d2005-11-07 00:59:37 -0500229static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 .module = THIS_MODULE,
231 .name = DRV_NAME,
232 .ioctl = ata_scsi_ioctl,
233 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900234 .change_queue_depth = ata_scsi_change_queue_depth,
235 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 .this_id = ATA_SHT_THIS_ID,
237 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
239 .emulated = ATA_SHT_EMULATED,
240 .use_clustering = AHCI_USE_CLUSTERING,
241 .proc_name = DRV_NAME,
242 .dma_boundary = AHCI_DMA_BOUNDARY,
243 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900244 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 .bios_param = ata_std_bios_param,
Tejun Heoc1332872006-07-26 15:59:26 +0900246 .suspend = ata_scsi_device_suspend,
247 .resume = ata_scsi_device_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248};
249
Jeff Garzik057ace52005-10-22 14:27:05 -0400250static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 .port_disable = ata_port_disable,
252
253 .check_status = ahci_check_status,
254 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 .dev_select = ata_noop_dev_select,
256
257 .tf_read = ahci_tf_read,
258
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 .qc_prep = ahci_qc_prep,
260 .qc_issue = ahci_qc_issue,
261
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 .irq_handler = ahci_interrupt,
263 .irq_clear = ahci_irq_clear,
264
265 .scr_read = ahci_scr_read,
266 .scr_write = ahci_scr_write,
267
Tejun Heo78cd52d2006-05-15 20:58:29 +0900268 .freeze = ahci_freeze,
269 .thaw = ahci_thaw,
270
271 .error_handler = ahci_error_handler,
272 .post_internal_cmd = ahci_post_internal_cmd,
273
Tejun Heoc1332872006-07-26 15:59:26 +0900274 .port_suspend = ahci_port_suspend,
275 .port_resume = ahci_port_resume,
276
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 .port_start = ahci_port_start,
278 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279};
280
Tejun Heoad616ff2006-11-01 18:00:24 +0900281static const struct ata_port_operations ahci_vt8251_ops = {
282 .port_disable = ata_port_disable,
283
284 .check_status = ahci_check_status,
285 .check_altstatus = ahci_check_status,
286 .dev_select = ata_noop_dev_select,
287
288 .tf_read = ahci_tf_read,
289
290 .qc_prep = ahci_qc_prep,
291 .qc_issue = ahci_qc_issue,
292
293 .irq_handler = ahci_interrupt,
294 .irq_clear = ahci_irq_clear,
295
296 .scr_read = ahci_scr_read,
297 .scr_write = ahci_scr_write,
298
299 .freeze = ahci_freeze,
300 .thaw = ahci_thaw,
301
302 .error_handler = ahci_vt8251_error_handler,
303 .post_internal_cmd = ahci_post_internal_cmd,
304
305 .port_suspend = ahci_port_suspend,
306 .port_resume = ahci_port_resume,
307
308 .port_start = ahci_port_start,
309 .port_stop = ahci_port_stop,
310};
311
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100312static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 /* board_ahci */
314 {
315 .sht = &ahci_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400316 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo42969712006-05-31 18:28:18 +0900317 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
318 ATA_FLAG_SKIP_D2H_BSY,
Brett Russ7da79312005-09-01 21:53:34 -0400319 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
321 .port_ops = &ahci_ops,
322 },
Tejun Heo648a88b2006-11-09 15:08:40 +0900323 /* board_ahci_pi */
324 {
325 .sht = &ahci_sht,
326 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
327 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
328 ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI,
329 .pio_mask = 0x1f, /* pio0-4 */
330 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
331 .port_ops = &ahci_ops,
332 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200333 /* board_ahci_vt8251 */
334 {
335 .sht = &ahci_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400336 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200337 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heoad616ff2006-11-01 18:00:24 +0900338 ATA_FLAG_SKIP_D2H_BSY |
339 ATA_FLAG_HRST_TO_RESUME | AHCI_FLAG_NO_NCQ,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200340 .pio_mask = 0x1f, /* pio0-4 */
341 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
Tejun Heoad616ff2006-11-01 18:00:24 +0900342 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200343 },
Tejun Heo41669552006-11-29 11:33:14 +0900344 /* board_ahci_ign_iferr */
345 {
346 .sht = &ahci_sht,
347 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
348 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
349 ATA_FLAG_SKIP_D2H_BSY |
350 AHCI_FLAG_IGN_IRQ_IF_ERR,
351 .pio_mask = 0x1f, /* pio0-4 */
352 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
353 .port_ops = &ahci_ops,
354 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355};
356
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500357static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400358 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400359 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
360 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
361 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
362 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
363 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
364 { PCI_VDEVICE(AL, 0x5288), board_ahci }, /* ULi M5288 */
365 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
366 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
367 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
368 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo648a88b2006-11-09 15:08:40 +0900369 { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
370 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
371 { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
372 { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
373 { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
374 { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
375 { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
376 { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
377 { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
378 { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
379 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
380 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
381 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
382 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
383 { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
384 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400385
386 /* JMicron */
Tejun Heo41669552006-11-29 11:33:14 +0900387 { PCI_VDEVICE(JMICRON, 0x2360), board_ahci_ign_iferr }, /* JMB360 */
388 { PCI_VDEVICE(JMICRON, 0x2361), board_ahci_ign_iferr }, /* JMB361 */
389 { PCI_VDEVICE(JMICRON, 0x2363), board_ahci_ign_iferr }, /* JMB363 */
390 { PCI_VDEVICE(JMICRON, 0x2365), board_ahci_ign_iferr }, /* JMB365 */
391 { PCI_VDEVICE(JMICRON, 0x2366), board_ahci_ign_iferr }, /* JMB366 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400392
393 /* ATI */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400394 { PCI_VDEVICE(ATI, 0x4380), board_ahci }, /* ATI SB600 non-raid */
395 { PCI_VDEVICE(ATI, 0x4381), board_ahci }, /* ATI SB600 raid */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400396
397 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400398 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400399
400 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400401 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
402 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
403 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
404 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen895663c2006-11-02 17:59:46 -0500405 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
406 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
407 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
408 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
409 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
410 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
411 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
412 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400413
Jeff Garzik95916ed2006-07-29 04:10:14 -0400414 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400415 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
416 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
417 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400418
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500419 /* Generic, PCI class code for AHCI */
420 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
421 0x010601, 0xffffff, board_ahci },
422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 { } /* terminate list */
424};
425
426
427static struct pci_driver ahci_pci_driver = {
428 .name = DRV_NAME,
429 .id_table = ahci_pci_tbl,
430 .probe = ahci_init_one,
Tejun Heoc1332872006-07-26 15:59:26 +0900431 .suspend = ahci_pci_device_suspend,
432 .resume = ahci_pci_device_resume,
Jeff Garzik907f4672005-05-12 15:03:42 -0400433 .remove = ahci_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434};
435
436
Tejun Heo98fa4b62006-11-02 12:17:23 +0900437static inline int ahci_nr_ports(u32 cap)
438{
439 return (cap & 0x1f) + 1;
440}
441
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
443{
444 return base + 0x100 + (port * 0x80);
445}
446
Jeff Garzikea6ba102005-08-30 05:18:18 -0400447static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448{
Jeff Garzikea6ba102005-08-30 05:18:18 -0400449 return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450}
451
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
453{
454 unsigned int sc_reg;
455
456 switch (sc_reg_in) {
457 case SCR_STATUS: sc_reg = 0; break;
458 case SCR_CONTROL: sc_reg = 1; break;
459 case SCR_ERROR: sc_reg = 2; break;
460 case SCR_ACTIVE: sc_reg = 3; break;
461 default:
462 return 0xffffffffU;
463 }
464
Al Viro1e4f2a92005-10-21 06:46:02 +0100465 return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466}
467
468
469static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
470 u32 val)
471{
472 unsigned int sc_reg;
473
474 switch (sc_reg_in) {
475 case SCR_STATUS: sc_reg = 0; break;
476 case SCR_CONTROL: sc_reg = 1; break;
477 case SCR_ERROR: sc_reg = 2; break;
478 case SCR_ACTIVE: sc_reg = 3; break;
479 default:
480 return;
481 }
482
Al Viro1e4f2a92005-10-21 06:46:02 +0100483 writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484}
485
Tejun Heo9f592052006-07-26 15:59:26 +0900486static void ahci_start_engine(void __iomem *port_mmio)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900487{
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900488 u32 tmp;
489
Tejun Heod8fcd112006-07-26 15:59:25 +0900490 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900491 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900492 tmp |= PORT_CMD_START;
493 writel(tmp, port_mmio + PORT_CMD);
494 readl(port_mmio + PORT_CMD); /* flush */
495}
496
Tejun Heo254950c2006-07-26 15:59:25 +0900497static int ahci_stop_engine(void __iomem *port_mmio)
498{
499 u32 tmp;
500
501 tmp = readl(port_mmio + PORT_CMD);
502
Tejun Heod8fcd112006-07-26 15:59:25 +0900503 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900504 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
505 return 0;
506
Tejun Heod8fcd112006-07-26 15:59:25 +0900507 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900508 tmp &= ~PORT_CMD_START;
509 writel(tmp, port_mmio + PORT_CMD);
510
Tejun Heod8fcd112006-07-26 15:59:25 +0900511 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900512 tmp = ata_wait_register(port_mmio + PORT_CMD,
513 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900514 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900515 return -EIO;
516
517 return 0;
518}
519
Tejun Heo0be0aa92006-07-26 15:59:26 +0900520static void ahci_start_fis_rx(void __iomem *port_mmio, u32 cap,
521 dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
522{
523 u32 tmp;
524
525 /* set FIS registers */
526 if (cap & HOST_CAP_64)
527 writel((cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
528 writel(cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
529
530 if (cap & HOST_CAP_64)
531 writel((rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
532 writel(rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
533
534 /* enable FIS reception */
535 tmp = readl(port_mmio + PORT_CMD);
536 tmp |= PORT_CMD_FIS_RX;
537 writel(tmp, port_mmio + PORT_CMD);
538
539 /* flush */
540 readl(port_mmio + PORT_CMD);
541}
542
543static int ahci_stop_fis_rx(void __iomem *port_mmio)
544{
545 u32 tmp;
546
547 /* disable FIS reception */
548 tmp = readl(port_mmio + PORT_CMD);
549 tmp &= ~PORT_CMD_FIS_RX;
550 writel(tmp, port_mmio + PORT_CMD);
551
552 /* wait for completion, spec says 500ms, give it 1000 */
553 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
554 PORT_CMD_FIS_ON, 10, 1000);
555 if (tmp & PORT_CMD_FIS_ON)
556 return -EBUSY;
557
558 return 0;
559}
560
561static void ahci_power_up(void __iomem *port_mmio, u32 cap)
562{
563 u32 cmd;
564
565 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
566
567 /* spin up device */
568 if (cap & HOST_CAP_SSS) {
569 cmd |= PORT_CMD_SPIN_UP;
570 writel(cmd, port_mmio + PORT_CMD);
571 }
572
573 /* wake up link */
574 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
575}
576
577static void ahci_power_down(void __iomem *port_mmio, u32 cap)
578{
579 u32 cmd, scontrol;
580
581 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
582
583 if (cap & HOST_CAP_SSC) {
584 /* enable transitions to slumber mode */
585 scontrol = readl(port_mmio + PORT_SCR_CTL);
586 if ((scontrol & 0x0f00) > 0x100) {
587 scontrol &= ~0xf00;
588 writel(scontrol, port_mmio + PORT_SCR_CTL);
589 }
590
591 /* put device into slumber mode */
592 writel(cmd | PORT_CMD_ICC_SLUMBER, port_mmio + PORT_CMD);
593
594 /* wait for the transition to complete */
595 ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_ICC_SLUMBER,
596 PORT_CMD_ICC_SLUMBER, 1, 50);
597 }
598
599 /* put device into listen mode */
600 if (cap & HOST_CAP_SSS) {
601 /* first set PxSCTL.DET to 0 */
602 scontrol = readl(port_mmio + PORT_SCR_CTL);
603 scontrol &= ~0xf;
604 writel(scontrol, port_mmio + PORT_SCR_CTL);
605
606 /* then set PxCMD.SUD to 0 */
607 cmd &= ~PORT_CMD_SPIN_UP;
608 writel(cmd, port_mmio + PORT_CMD);
609 }
610}
611
612static void ahci_init_port(void __iomem *port_mmio, u32 cap,
613 dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
614{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900615 /* enable FIS reception */
616 ahci_start_fis_rx(port_mmio, cap, cmd_slot_dma, rx_fis_dma);
617
618 /* enable DMA */
619 ahci_start_engine(port_mmio);
620}
621
622static int ahci_deinit_port(void __iomem *port_mmio, u32 cap, const char **emsg)
623{
624 int rc;
625
626 /* disable DMA */
627 rc = ahci_stop_engine(port_mmio);
628 if (rc) {
629 *emsg = "failed to stop engine";
630 return rc;
631 }
632
633 /* disable FIS reception */
634 rc = ahci_stop_fis_rx(port_mmio);
635 if (rc) {
636 *emsg = "failed stop FIS RX";
637 return rc;
638 }
639
Tejun Heo0be0aa92006-07-26 15:59:26 +0900640 return 0;
641}
642
Tejun Heod91542c2006-07-26 15:59:26 +0900643static int ahci_reset_controller(void __iomem *mmio, struct pci_dev *pdev)
644{
Tejun Heo98fa4b62006-11-02 12:17:23 +0900645 u32 cap_save, impl_save, tmp;
Tejun Heod91542c2006-07-26 15:59:26 +0900646
647 cap_save = readl(mmio + HOST_CAP);
Tejun Heo98fa4b62006-11-02 12:17:23 +0900648 impl_save = readl(mmio + HOST_PORTS_IMPL);
Tejun Heod91542c2006-07-26 15:59:26 +0900649
650 /* global controller reset */
651 tmp = readl(mmio + HOST_CTL);
652 if ((tmp & HOST_RESET) == 0) {
653 writel(tmp | HOST_RESET, mmio + HOST_CTL);
654 readl(mmio + HOST_CTL); /* flush */
655 }
656
657 /* reset must complete within 1 second, or
658 * the hardware should be considered fried.
659 */
660 ssleep(1);
661
662 tmp = readl(mmio + HOST_CTL);
663 if (tmp & HOST_RESET) {
664 dev_printk(KERN_ERR, &pdev->dev,
665 "controller reset failed (0x%x)\n", tmp);
666 return -EIO;
667 }
668
Tejun Heo98fa4b62006-11-02 12:17:23 +0900669 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +0900670 writel(HOST_AHCI_EN, mmio + HOST_CTL);
671 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +0900672
673 /* These write-once registers are normally cleared on reset.
674 * Restore BIOS values... which we HOPE were present before
675 * reset.
676 */
677 if (!impl_save) {
678 impl_save = (1 << ahci_nr_ports(cap_save)) - 1;
679 dev_printk(KERN_WARNING, &pdev->dev,
680 "PORTS_IMPL is zero, forcing 0x%x\n", impl_save);
681 }
Tejun Heod91542c2006-07-26 15:59:26 +0900682 writel(cap_save, mmio + HOST_CAP);
Tejun Heo98fa4b62006-11-02 12:17:23 +0900683 writel(impl_save, mmio + HOST_PORTS_IMPL);
Tejun Heod91542c2006-07-26 15:59:26 +0900684 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
685
686 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
687 u16 tmp16;
688
689 /* configure PCS */
690 pci_read_config_word(pdev, 0x92, &tmp16);
691 tmp16 |= 0xf;
692 pci_write_config_word(pdev, 0x92, tmp16);
693 }
694
695 return 0;
696}
697
698static void ahci_init_controller(void __iomem *mmio, struct pci_dev *pdev,
Tejun Heo648a88b2006-11-09 15:08:40 +0900699 int n_ports, unsigned int port_flags,
700 struct ahci_host_priv *hpriv)
Tejun Heod91542c2006-07-26 15:59:26 +0900701{
702 int i, rc;
703 u32 tmp;
704
705 for (i = 0; i < n_ports; i++) {
706 void __iomem *port_mmio = ahci_port_base(mmio, i);
707 const char *emsg = NULL;
708
Tejun Heo648a88b2006-11-09 15:08:40 +0900709 if ((port_flags & AHCI_FLAG_HONOR_PI) &&
710 !(hpriv->port_map & (1 << i)))
Tejun Heod91542c2006-07-26 15:59:26 +0900711 continue;
Tejun Heod91542c2006-07-26 15:59:26 +0900712
713 /* make sure port is not active */
Tejun Heo648a88b2006-11-09 15:08:40 +0900714 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
Tejun Heod91542c2006-07-26 15:59:26 +0900715 if (rc)
716 dev_printk(KERN_WARNING, &pdev->dev,
717 "%s (%d)\n", emsg, rc);
718
719 /* clear SError */
720 tmp = readl(port_mmio + PORT_SCR_ERR);
721 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
722 writel(tmp, port_mmio + PORT_SCR_ERR);
723
Tejun Heof4b5cc82006-08-07 11:39:04 +0900724 /* clear port IRQ */
Tejun Heod91542c2006-07-26 15:59:26 +0900725 tmp = readl(port_mmio + PORT_IRQ_STAT);
726 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
727 if (tmp)
728 writel(tmp, port_mmio + PORT_IRQ_STAT);
729
730 writel(1 << i, mmio + HOST_IRQ_STAT);
Tejun Heod91542c2006-07-26 15:59:26 +0900731 }
732
733 tmp = readl(mmio + HOST_CTL);
734 VPRINTK("HOST_CTL 0x%x\n", tmp);
735 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
736 tmp = readl(mmio + HOST_CTL);
737 VPRINTK("HOST_CTL 0x%x\n", tmp);
738}
739
Tejun Heo422b7592005-12-19 22:37:17 +0900740static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741{
742 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
743 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900744 u32 tmp;
745
746 tmp = readl(port_mmio + PORT_SIG);
747 tf.lbah = (tmp >> 24) & 0xff;
748 tf.lbam = (tmp >> 16) & 0xff;
749 tf.lbal = (tmp >> 8) & 0xff;
750 tf.nsect = (tmp) & 0xff;
751
752 return ata_dev_classify(&tf);
753}
754
Tejun Heo12fad3f2006-05-15 21:03:55 +0900755static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
756 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900757{
Tejun Heo12fad3f2006-05-15 21:03:55 +0900758 dma_addr_t cmd_tbl_dma;
759
760 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
761
762 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
763 pp->cmd_slot[tag].status = 0;
764 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
765 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +0900766}
767
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200768static int ahci_clo(struct ata_port *ap)
769{
770 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -0400771 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200772 u32 tmp;
773
774 if (!(hpriv->cap & HOST_CAP_CLO))
775 return -EOPNOTSUPP;
776
777 tmp = readl(port_mmio + PORT_CMD);
778 tmp |= PORT_CMD_CLO;
779 writel(tmp, port_mmio + PORT_CMD);
780
781 tmp = ata_wait_register(port_mmio + PORT_CMD,
782 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
783 if (tmp & PORT_CMD_CLO)
784 return -EIO;
785
786 return 0;
787}
788
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900789static int ahci_softreset(struct ata_port *ap, unsigned int *class)
Tejun Heo4658f792006-03-22 21:07:03 +0900790{
Tejun Heo4658f792006-03-22 21:07:03 +0900791 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -0400792 void __iomem *mmio = ap->host->mmio_base;
Tejun Heo4658f792006-03-22 21:07:03 +0900793 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
794 const u32 cmd_fis_len = 5; /* five dwords */
795 const char *reason = NULL;
796 struct ata_taskfile tf;
Tejun Heo75fe1802006-04-11 22:22:29 +0900797 u32 tmp;
Tejun Heo4658f792006-03-22 21:07:03 +0900798 u8 *fis;
799 int rc;
800
801 DPRINTK("ENTER\n");
802
Tejun Heo81952c52006-05-15 20:57:47 +0900803 if (ata_port_offline(ap)) {
Tejun Heoc2a65852006-04-03 01:58:06 +0900804 DPRINTK("PHY reports no device\n");
805 *class = ATA_DEV_NONE;
806 return 0;
807 }
808
Tejun Heo4658f792006-03-22 21:07:03 +0900809 /* prepare for SRST (AHCI-1.1 10.4.1) */
zhao, forrest5457f2192006-07-13 13:38:32 +0800810 rc = ahci_stop_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900811 if (rc) {
812 reason = "failed to stop engine";
813 goto fail_restart;
814 }
815
816 /* check BUSY/DRQ, perform Command List Override if necessary */
Tejun Heo1244a192006-11-01 17:19:18 +0900817 if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200818 rc = ahci_clo(ap);
819
820 if (rc == -EOPNOTSUPP) {
821 reason = "port busy but CLO unavailable";
Tejun Heo4658f792006-03-22 21:07:03 +0900822 goto fail_restart;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200823 } else if (rc) {
824 reason = "port busy but CLO failed";
Tejun Heo4658f792006-03-22 21:07:03 +0900825 goto fail_restart;
826 }
827 }
828
829 /* restart engine */
zhao, forrest5457f2192006-07-13 13:38:32 +0800830 ahci_start_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900831
Tejun Heo3373efd2006-05-15 20:57:53 +0900832 ata_tf_init(ap->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +0900833 fis = pp->cmd_tbl;
834
835 /* issue the first D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900836 ahci_fill_cmd_slot(pp, 0,
837 cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
Tejun Heo4658f792006-03-22 21:07:03 +0900838
839 tf.ctl |= ATA_SRST;
840 ata_tf_to_fis(&tf, fis, 0);
841 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
842
843 writel(1, port_mmio + PORT_CMD_ISSUE);
Tejun Heo4658f792006-03-22 21:07:03 +0900844
Tejun Heo75fe1802006-04-11 22:22:29 +0900845 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
846 if (tmp & 0x1) {
Tejun Heo4658f792006-03-22 21:07:03 +0900847 rc = -EIO;
848 reason = "1st FIS failed";
849 goto fail;
850 }
851
852 /* spec says at least 5us, but be generous and sleep for 1ms */
853 msleep(1);
854
855 /* issue the second D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900856 ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
Tejun Heo4658f792006-03-22 21:07:03 +0900857
858 tf.ctl &= ~ATA_SRST;
859 ata_tf_to_fis(&tf, fis, 0);
860 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
861
862 writel(1, port_mmio + PORT_CMD_ISSUE);
863 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
864
865 /* spec mandates ">= 2ms" before checking status.
866 * We wait 150ms, because that was the magic delay used for
867 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
868 * between when the ATA command register is written, and then
869 * status is checked. Because waiting for "a while" before
870 * checking status is fine, post SRST, we perform this magic
871 * delay here as well.
872 */
873 msleep(150);
874
875 *class = ATA_DEV_NONE;
Tejun Heo81952c52006-05-15 20:57:47 +0900876 if (ata_port_online(ap)) {
Tejun Heo4658f792006-03-22 21:07:03 +0900877 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
878 rc = -EIO;
879 reason = "device not ready";
880 goto fail;
881 }
882 *class = ahci_dev_classify(ap);
883 }
884
885 DPRINTK("EXIT, class=%u\n", *class);
886 return 0;
887
888 fail_restart:
zhao, forrest5457f2192006-07-13 13:38:32 +0800889 ahci_start_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900890 fail:
Tejun Heof15a1da2006-05-15 20:57:56 +0900891 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +0900892 return rc;
893}
894
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900895static int ahci_hardreset(struct ata_port *ap, unsigned int *class)
Tejun Heo422b7592005-12-19 22:37:17 +0900896{
Tejun Heo42969712006-05-31 18:28:18 +0900897 struct ahci_port_priv *pp = ap->private_data;
898 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
899 struct ata_taskfile tf;
Jeff Garzikcca39742006-08-24 03:19:22 -0400900 void __iomem *mmio = ap->host->mmio_base;
zhao, forrest5457f2192006-07-13 13:38:32 +0800901 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900902 int rc;
903
904 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905
zhao, forrest5457f2192006-07-13 13:38:32 +0800906 ahci_stop_engine(port_mmio);
Tejun Heo42969712006-05-31 18:28:18 +0900907
908 /* clear D2H reception area to properly wait for D2H FIS */
909 ata_tf_init(ap->device, &tf);
910 tf.command = 0xff;
911 ata_tf_to_fis(&tf, d2h_fis, 0);
912
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900913 rc = sata_std_hardreset(ap, class);
Tejun Heo42969712006-05-31 18:28:18 +0900914
zhao, forrest5457f2192006-07-13 13:38:32 +0800915 ahci_start_engine(port_mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916
Tejun Heo81952c52006-05-15 20:57:47 +0900917 if (rc == 0 && ata_port_online(ap))
Tejun Heo4bd00f62006-02-11 16:26:02 +0900918 *class = ahci_dev_classify(ap);
919 if (*class == ATA_DEV_UNKNOWN)
920 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
Tejun Heo4bd00f62006-02-11 16:26:02 +0900922 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
923 return rc;
924}
925
Tejun Heoad616ff2006-11-01 18:00:24 +0900926static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class)
927{
928 void __iomem *mmio = ap->host->mmio_base;
929 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
930 int rc;
931
932 DPRINTK("ENTER\n");
933
934 ahci_stop_engine(port_mmio);
935
936 rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context));
937
938 /* vt8251 needs SError cleared for the port to operate */
939 ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
940
941 ahci_start_engine(port_mmio);
942
943 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
944
945 /* vt8251 doesn't clear BSY on signature FIS reception,
946 * request follow-up softreset.
947 */
948 return rc ?: -EAGAIN;
949}
950
Tejun Heo4bd00f62006-02-11 16:26:02 +0900951static void ahci_postreset(struct ata_port *ap, unsigned int *class)
952{
953 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
954 u32 new_tmp, tmp;
955
956 ata_std_postreset(ap, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -0500957
958 /* Make sure port's ATAPI bit is set appropriately */
959 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900960 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -0500961 new_tmp |= PORT_CMD_ATAPI;
962 else
963 new_tmp &= ~PORT_CMD_ATAPI;
964 if (new_tmp != tmp) {
965 writel(new_tmp, port_mmio + PORT_CMD);
966 readl(port_mmio + PORT_CMD); /* flush */
967 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968}
969
970static u8 ahci_check_status(struct ata_port *ap)
971{
Al Viro1e4f2a92005-10-21 06:46:02 +0100972 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973
974 return readl(mmio + PORT_TFDATA) & 0xFF;
975}
976
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
978{
979 struct ahci_port_priv *pp = ap->private_data;
980 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
981
982 ata_tf_from_fis(d2h_fis, tf);
983}
984
Tejun Heo12fad3f2006-05-15 21:03:55 +0900985static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986{
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400987 struct scatterlist *sg;
988 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500989 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990
991 VPRINTK("ENTER\n");
992
993 /*
994 * Next, the S/G list.
995 */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900996 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400997 ata_for_each_sg(sg, qc) {
998 dma_addr_t addr = sg_dma_address(sg);
999 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001001 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1002 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1003 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -05001004
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001005 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001006 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001008
1009 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010}
1011
1012static void ahci_qc_prep(struct ata_queued_cmd *qc)
1013{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001014 struct ata_port *ap = qc->ap;
1015 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001016 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001017 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 u32 opts;
1019 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001020 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021
1022 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 * Fill in command table information. First, the header,
1024 * a SATA Register - Host to Device command FIS.
1025 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001026 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1027
1028 ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
Tejun Heocc9278e2006-02-10 17:25:47 +09001029 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001030 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1031 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001032 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033
Tejun Heocc9278e2006-02-10 17:25:47 +09001034 n_elem = 0;
1035 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001036 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037
Tejun Heocc9278e2006-02-10 17:25:47 +09001038 /*
1039 * Fill in command slot information.
1040 */
1041 opts = cmd_fis_len | n_elem << 16;
1042 if (qc->tf.flags & ATA_TFLAG_WRITE)
1043 opts |= AHCI_CMD_WRITE;
1044 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001045 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001046
Tejun Heo12fad3f2006-05-15 21:03:55 +09001047 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048}
1049
Tejun Heo78cd52d2006-05-15 20:58:29 +09001050static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051{
Tejun Heo78cd52d2006-05-15 20:58:29 +09001052 struct ahci_port_priv *pp = ap->private_data;
1053 struct ata_eh_info *ehi = &ap->eh_info;
1054 unsigned int err_mask = 0, action = 0;
1055 struct ata_queued_cmd *qc;
1056 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057
Tejun Heo78cd52d2006-05-15 20:58:29 +09001058 ata_ehi_clear_desc(ehi);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001059
Tejun Heo78cd52d2006-05-15 20:58:29 +09001060 /* AHCI needs SError cleared; otherwise, it might lock up */
1061 serror = ahci_scr_read(ap, SCR_ERROR);
1062 ahci_scr_write(ap, SCR_ERROR, serror);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
Tejun Heo78cd52d2006-05-15 20:58:29 +09001064 /* analyze @irq_stat */
1065 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
Tejun Heo41669552006-11-29 11:33:14 +09001067 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1068 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1069 irq_stat &= ~PORT_IRQ_IF_ERR;
1070
Tejun Heo78cd52d2006-05-15 20:58:29 +09001071 if (irq_stat & PORT_IRQ_TF_ERR)
1072 err_mask |= AC_ERR_DEV;
1073
1074 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1075 err_mask |= AC_ERR_HOST_BUS;
1076 action |= ATA_EH_SOFTRESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 }
1078
Tejun Heo78cd52d2006-05-15 20:58:29 +09001079 if (irq_stat & PORT_IRQ_IF_ERR) {
1080 err_mask |= AC_ERR_ATA_BUS;
1081 action |= ATA_EH_SOFTRESET;
1082 ata_ehi_push_desc(ehi, ", interface fatal error");
1083 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084
Tejun Heo78cd52d2006-05-15 20:58:29 +09001085 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
Tejun Heo42969712006-05-31 18:28:18 +09001086 ata_ehi_hotplugged(ehi);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001087 ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
1088 "connection status changed" : "PHY RDY changed");
1089 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090
Tejun Heo78cd52d2006-05-15 20:58:29 +09001091 if (irq_stat & PORT_IRQ_UNK_FIS) {
1092 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093
Tejun Heo78cd52d2006-05-15 20:58:29 +09001094 err_mask |= AC_ERR_HSM;
1095 action |= ATA_EH_SOFTRESET;
1096 ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
1097 unk[0], unk[1], unk[2], unk[3]);
1098 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001099
Tejun Heo78cd52d2006-05-15 20:58:29 +09001100 /* okay, let's hand over to EH */
1101 ehi->serror |= serror;
1102 ehi->action |= action;
1103
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 qc = ata_qc_from_tag(ap, ap->active_tag);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001105 if (qc)
1106 qc->err_mask |= err_mask;
1107 else
1108 ehi->err_mask |= err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109
Tejun Heo78cd52d2006-05-15 20:58:29 +09001110 if (irq_stat & PORT_IRQ_FREEZE)
1111 ata_port_freeze(ap);
1112 else
1113 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114}
1115
Tejun Heo78cd52d2006-05-15 20:58:29 +09001116static void ahci_host_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117{
Jeff Garzikcca39742006-08-24 03:19:22 -04001118 void __iomem *mmio = ap->host->mmio_base;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001119 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001120 struct ata_eh_info *ehi = &ap->eh_info;
1121 u32 status, qc_active;
1122 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 status = readl(port_mmio + PORT_IRQ_STAT);
1125 writel(status, port_mmio + PORT_IRQ_STAT);
1126
Tejun Heo78cd52d2006-05-15 20:58:29 +09001127 if (unlikely(status & PORT_IRQ_ERROR)) {
1128 ahci_error_intr(ap, status);
1129 return;
1130 }
1131
Tejun Heo12fad3f2006-05-15 21:03:55 +09001132 if (ap->sactive)
1133 qc_active = readl(port_mmio + PORT_SCR_ACT);
1134 else
1135 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1136
1137 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1138 if (rc > 0)
1139 return;
1140 if (rc < 0) {
1141 ehi->err_mask |= AC_ERR_HSM;
1142 ehi->action |= ATA_EH_SOFTRESET;
1143 ata_port_freeze(ap);
1144 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 }
1146
Tejun Heo2a3917a2006-05-15 20:58:30 +09001147 /* hmmm... a spurious interupt */
1148
Tejun Heo12fad3f2006-05-15 21:03:55 +09001149 /* some devices send D2H reg with I bit set during NCQ command phase */
Alan Cox12a87d32006-10-16 16:21:40 +01001150 if (ap->sactive && (status & PORT_IRQ_D2H_REG_FIS))
Tejun Heo12fad3f2006-05-15 21:03:55 +09001151 return;
1152
Tejun Heo2a3917a2006-05-15 20:58:30 +09001153 /* ignore interim PIO setup fis interrupts */
Jeff Garzik9bec2e32006-08-31 00:02:15 -04001154 if (ata_tag_valid(ap->active_tag) && (status & PORT_IRQ_PIOS_FIS))
Unicorn Changf1d39b22006-08-01 12:18:07 +08001155 return;
Tejun Heo2a3917a2006-05-15 20:58:30 +09001156
Tejun Heo78cd52d2006-05-15 20:58:29 +09001157 if (ata_ratelimit())
1158 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo12fad3f2006-05-15 21:03:55 +09001159 "(irq_stat 0x%x active_tag %d sactive 0x%x)\n",
1160 status, ap->active_tag, ap->sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161}
1162
1163static void ahci_irq_clear(struct ata_port *ap)
1164{
1165 /* TODO */
1166}
1167
David Howells7d12e782006-10-05 14:55:46 +01001168static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169{
Jeff Garzikcca39742006-08-24 03:19:22 -04001170 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 struct ahci_host_priv *hpriv;
1172 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001173 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 u32 irq_stat, irq_ack = 0;
1175
1176 VPRINTK("ENTER\n");
1177
Jeff Garzikcca39742006-08-24 03:19:22 -04001178 hpriv = host->private_data;
1179 mmio = host->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180
1181 /* sigh. 0xffffffff is a valid return from h/w */
1182 irq_stat = readl(mmio + HOST_IRQ_STAT);
1183 irq_stat &= hpriv->port_map;
1184 if (!irq_stat)
1185 return IRQ_NONE;
1186
Jeff Garzikcca39742006-08-24 03:19:22 -04001187 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188
Jeff Garzikcca39742006-08-24 03:19:22 -04001189 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
Jeff Garzik67846b32005-10-05 02:58:32 -04001192 if (!(irq_stat & (1 << i)))
1193 continue;
1194
Jeff Garzikcca39742006-08-24 03:19:22 -04001195 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001196 if (ap) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001197 ahci_host_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001198 VPRINTK("port %u\n", i);
1199 } else {
1200 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001201 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001202 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001203 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001205
1206 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 }
1208
1209 if (irq_ack) {
1210 writel(irq_ack, mmio + HOST_IRQ_STAT);
1211 handled = 1;
1212 }
1213
Jeff Garzikcca39742006-08-24 03:19:22 -04001214 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215
1216 VPRINTK("EXIT\n");
1217
1218 return IRQ_RETVAL(handled);
1219}
1220
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001221static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222{
1223 struct ata_port *ap = qc->ap;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001224 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225
Tejun Heo12fad3f2006-05-15 21:03:55 +09001226 if (qc->tf.protocol == ATA_PROT_NCQ)
1227 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1228 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1230
1231 return 0;
1232}
1233
Tejun Heo78cd52d2006-05-15 20:58:29 +09001234static void ahci_freeze(struct ata_port *ap)
1235{
Jeff Garzikcca39742006-08-24 03:19:22 -04001236 void __iomem *mmio = ap->host->mmio_base;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001237 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1238
1239 /* turn IRQ off */
1240 writel(0, port_mmio + PORT_IRQ_MASK);
1241}
1242
1243static void ahci_thaw(struct ata_port *ap)
1244{
Jeff Garzikcca39742006-08-24 03:19:22 -04001245 void __iomem *mmio = ap->host->mmio_base;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001246 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1247 u32 tmp;
1248
1249 /* clear IRQ */
1250 tmp = readl(port_mmio + PORT_IRQ_STAT);
1251 writel(tmp, port_mmio + PORT_IRQ_STAT);
1252 writel(1 << ap->id, mmio + HOST_IRQ_STAT);
1253
1254 /* turn IRQ back on */
1255 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
1256}
1257
1258static void ahci_error_handler(struct ata_port *ap)
1259{
Jeff Garzikcca39742006-08-24 03:19:22 -04001260 void __iomem *mmio = ap->host->mmio_base;
zhao, forrest5457f2192006-07-13 13:38:32 +08001261 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1262
Tejun Heob51e9e52006-06-29 01:29:30 +09001263 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001264 /* restart engine */
zhao, forrest5457f2192006-07-13 13:38:32 +08001265 ahci_stop_engine(port_mmio);
1266 ahci_start_engine(port_mmio);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001267 }
1268
1269 /* perform recovery */
Tejun Heo4aeb0e32006-11-01 17:58:33 +09001270 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
Tejun Heof5914a42006-05-31 18:27:48 +09001271 ahci_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001272}
1273
Tejun Heoad616ff2006-11-01 18:00:24 +09001274static void ahci_vt8251_error_handler(struct ata_port *ap)
1275{
1276 void __iomem *mmio = ap->host->mmio_base;
1277 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1278
1279 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1280 /* restart engine */
1281 ahci_stop_engine(port_mmio);
1282 ahci_start_engine(port_mmio);
1283 }
1284
1285 /* perform recovery */
1286 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1287 ahci_postreset);
1288}
1289
Tejun Heo78cd52d2006-05-15 20:58:29 +09001290static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1291{
1292 struct ata_port *ap = qc->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -04001293 void __iomem *mmio = ap->host->mmio_base;
zhao, forrest5457f2192006-07-13 13:38:32 +08001294 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001295
1296 if (qc->flags & ATA_QCFLAG_FAILED)
1297 qc->err_mask |= AC_ERR_OTHER;
1298
1299 if (qc->err_mask) {
1300 /* make DMA engine forget about the failed command */
zhao, forrest5457f2192006-07-13 13:38:32 +08001301 ahci_stop_engine(port_mmio);
1302 ahci_start_engine(port_mmio);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001303 }
1304}
1305
Tejun Heoc1332872006-07-26 15:59:26 +09001306static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1307{
Jeff Garzikcca39742006-08-24 03:19:22 -04001308 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoc1332872006-07-26 15:59:26 +09001309 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04001310 void __iomem *mmio = ap->host->mmio_base;
Tejun Heoc1332872006-07-26 15:59:26 +09001311 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1312 const char *emsg = NULL;
1313 int rc;
1314
1315 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001316 if (rc == 0)
1317 ahci_power_down(port_mmio, hpriv->cap);
1318 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001319 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
1320 ahci_init_port(port_mmio, hpriv->cap,
1321 pp->cmd_slot_dma, pp->rx_fis_dma);
1322 }
1323
1324 return rc;
1325}
1326
1327static int ahci_port_resume(struct ata_port *ap)
1328{
1329 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04001330 struct ahci_host_priv *hpriv = ap->host->private_data;
1331 void __iomem *mmio = ap->host->mmio_base;
Tejun Heoc1332872006-07-26 15:59:26 +09001332 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1333
Tejun Heo8e16f942006-11-20 15:42:36 +09001334 ahci_power_up(port_mmio, hpriv->cap);
Tejun Heoc1332872006-07-26 15:59:26 +09001335 ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
1336
1337 return 0;
1338}
1339
1340static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1341{
Jeff Garzikcca39742006-08-24 03:19:22 -04001342 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1343 void __iomem *mmio = host->mmio_base;
Tejun Heoc1332872006-07-26 15:59:26 +09001344 u32 ctl;
1345
1346 if (mesg.event == PM_EVENT_SUSPEND) {
1347 /* AHCI spec rev1.1 section 8.3.3:
1348 * Software must disable interrupts prior to requesting a
1349 * transition of the HBA to D3 state.
1350 */
1351 ctl = readl(mmio + HOST_CTL);
1352 ctl &= ~HOST_IRQ_EN;
1353 writel(ctl, mmio + HOST_CTL);
1354 readl(mmio + HOST_CTL); /* flush */
1355 }
1356
1357 return ata_pci_device_suspend(pdev, mesg);
1358}
1359
1360static int ahci_pci_device_resume(struct pci_dev *pdev)
1361{
Jeff Garzikcca39742006-08-24 03:19:22 -04001362 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1363 struct ahci_host_priv *hpriv = host->private_data;
1364 void __iomem *mmio = host->mmio_base;
Tejun Heoc1332872006-07-26 15:59:26 +09001365 int rc;
1366
1367 ata_pci_device_do_resume(pdev);
1368
1369 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1370 rc = ahci_reset_controller(mmio, pdev);
1371 if (rc)
1372 return rc;
1373
Tejun Heo648a88b2006-11-09 15:08:40 +09001374 ahci_init_controller(mmio, pdev, host->n_ports,
1375 host->ports[0]->flags, hpriv);
Tejun Heoc1332872006-07-26 15:59:26 +09001376 }
1377
Jeff Garzikcca39742006-08-24 03:19:22 -04001378 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001379
1380 return 0;
1381}
1382
Tejun Heo254950c2006-07-26 15:59:25 +09001383static int ahci_port_start(struct ata_port *ap)
1384{
Jeff Garzikcca39742006-08-24 03:19:22 -04001385 struct device *dev = ap->host->dev;
1386 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo254950c2006-07-26 15:59:25 +09001387 struct ahci_port_priv *pp;
Jeff Garzikcca39742006-08-24 03:19:22 -04001388 void __iomem *mmio = ap->host->mmio_base;
Tejun Heo254950c2006-07-26 15:59:25 +09001389 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1390 void *mem;
1391 dma_addr_t mem_dma;
1392 int rc;
1393
1394 pp = kmalloc(sizeof(*pp), GFP_KERNEL);
1395 if (!pp)
1396 return -ENOMEM;
1397 memset(pp, 0, sizeof(*pp));
1398
1399 rc = ata_pad_alloc(ap, dev);
1400 if (rc) {
1401 kfree(pp);
1402 return rc;
1403 }
1404
1405 mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
1406 if (!mem) {
1407 ata_pad_free(ap, dev);
1408 kfree(pp);
1409 return -ENOMEM;
1410 }
1411 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1412
1413 /*
1414 * First item in chunk of DMA memory: 32-slot command table,
1415 * 32 bytes each in size
1416 */
1417 pp->cmd_slot = mem;
1418 pp->cmd_slot_dma = mem_dma;
1419
1420 mem += AHCI_CMD_SLOT_SZ;
1421 mem_dma += AHCI_CMD_SLOT_SZ;
1422
1423 /*
1424 * Second item: Received-FIS area
1425 */
1426 pp->rx_fis = mem;
1427 pp->rx_fis_dma = mem_dma;
1428
1429 mem += AHCI_RX_FIS_SZ;
1430 mem_dma += AHCI_RX_FIS_SZ;
1431
1432 /*
1433 * Third item: data area for storing a single command
1434 * and its scatter-gather table
1435 */
1436 pp->cmd_tbl = mem;
1437 pp->cmd_tbl_dma = mem_dma;
1438
1439 ap->private_data = pp;
1440
Tejun Heo8e16f942006-11-20 15:42:36 +09001441 /* power up port */
1442 ahci_power_up(port_mmio, hpriv->cap);
1443
Tejun Heo0be0aa92006-07-26 15:59:26 +09001444 /* initialize port */
1445 ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
Tejun Heo254950c2006-07-26 15:59:25 +09001446
1447 return 0;
1448}
1449
1450static void ahci_port_stop(struct ata_port *ap)
1451{
Jeff Garzikcca39742006-08-24 03:19:22 -04001452 struct device *dev = ap->host->dev;
1453 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo254950c2006-07-26 15:59:25 +09001454 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04001455 void __iomem *mmio = ap->host->mmio_base;
Tejun Heo254950c2006-07-26 15:59:25 +09001456 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001457 const char *emsg = NULL;
1458 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001459
Tejun Heo0be0aa92006-07-26 15:59:26 +09001460 /* de-initialize port */
1461 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
1462 if (rc)
1463 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001464
1465 ap->private_data = NULL;
1466 dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
1467 pp->cmd_slot, pp->cmd_slot_dma);
1468 ata_pad_free(ap, dev);
1469 kfree(pp);
1470}
1471
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
1473 unsigned int port_idx)
1474{
1475 VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
1476 base = ahci_port_base_ul(base, port_idx);
1477 VPRINTK("base now==0x%lx\n", base);
1478
1479 port->cmd_addr = base;
1480 port->scr_addr = base + PORT_SCR;
1481
1482 VPRINTK("EXIT\n");
1483}
1484
1485static int ahci_host_init(struct ata_probe_ent *probe_ent)
1486{
1487 struct ahci_host_priv *hpriv = probe_ent->private_data;
1488 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
1489 void __iomem *mmio = probe_ent->mmio_base;
Tejun Heo648a88b2006-11-09 15:08:40 +09001490 unsigned int i, cap_n_ports, using_dac;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492
Tejun Heod91542c2006-07-26 15:59:26 +09001493 rc = ahci_reset_controller(mmio, pdev);
1494 if (rc)
1495 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
1497 hpriv->cap = readl(mmio + HOST_CAP);
1498 hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
Tejun Heo648a88b2006-11-09 15:08:40 +09001499 cap_n_ports = ahci_nr_ports(hpriv->cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500
1501 VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
Tejun Heo648a88b2006-11-09 15:08:40 +09001502 hpriv->cap, hpriv->port_map, cap_n_ports);
1503
1504 if (probe_ent->port_flags & AHCI_FLAG_HONOR_PI) {
1505 unsigned int n_ports = cap_n_ports;
1506 u32 port_map = hpriv->port_map;
1507 int max_port = 0;
1508
1509 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
1510 if (port_map & (1 << i)) {
1511 n_ports--;
1512 port_map &= ~(1 << i);
1513 max_port = i;
1514 } else
1515 probe_ent->dummy_port_mask |= 1 << i;
1516 }
1517
1518 if (n_ports || port_map)
1519 dev_printk(KERN_WARNING, &pdev->dev,
1520 "nr_ports (%u) and implemented port map "
1521 "(0x%x) don't match\n",
1522 cap_n_ports, hpriv->port_map);
1523
1524 probe_ent->n_ports = max_port + 1;
1525 } else
1526 probe_ent->n_ports = cap_n_ports;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527
1528 using_dac = hpriv->cap & HOST_CAP_64;
1529 if (using_dac &&
1530 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1531 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1532 if (rc) {
1533 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1534 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001535 dev_printk(KERN_ERR, &pdev->dev,
1536 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 return rc;
1538 }
1539 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 } else {
1541 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1542 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001543 dev_printk(KERN_ERR, &pdev->dev,
1544 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 return rc;
1546 }
1547 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1548 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001549 dev_printk(KERN_ERR, &pdev->dev,
1550 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 return rc;
1552 }
1553 }
1554
Tejun Heod91542c2006-07-26 15:59:26 +09001555 for (i = 0; i < probe_ent->n_ports; i++)
1556 ahci_setup_port(&probe_ent->port[i], (unsigned long) mmio, i);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001557
Tejun Heo648a88b2006-11-09 15:08:40 +09001558 ahci_init_controller(mmio, pdev, probe_ent->n_ports,
1559 probe_ent->port_flags, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
1561 pci_set_master(pdev);
1562
1563 return 0;
1564}
1565
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566static void ahci_print_info(struct ata_probe_ent *probe_ent)
1567{
1568 struct ahci_host_priv *hpriv = probe_ent->private_data;
1569 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
Jeff Garzikea6ba102005-08-30 05:18:18 -04001570 void __iomem *mmio = probe_ent->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571 u32 vers, cap, impl, speed;
1572 const char *speed_s;
1573 u16 cc;
1574 const char *scc_s;
1575
1576 vers = readl(mmio + HOST_VERSION);
1577 cap = hpriv->cap;
1578 impl = hpriv->port_map;
1579
1580 speed = (cap >> 20) & 0xf;
1581 if (speed == 1)
1582 speed_s = "1.5";
1583 else if (speed == 2)
1584 speed_s = "3";
1585 else
1586 speed_s = "?";
1587
1588 pci_read_config_word(pdev, 0x0a, &cc);
1589 if (cc == 0x0101)
1590 scc_s = "IDE";
1591 else if (cc == 0x0106)
1592 scc_s = "SATA";
1593 else if (cc == 0x0104)
1594 scc_s = "RAID";
1595 else
1596 scc_s = "unknown";
1597
Jeff Garzika9524a72005-10-30 14:39:11 -05001598 dev_printk(KERN_INFO, &pdev->dev,
1599 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1601 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
1603 (vers >> 24) & 0xff,
1604 (vers >> 16) & 0xff,
1605 (vers >> 8) & 0xff,
1606 vers & 0xff,
1607
1608 ((cap >> 8) & 0x1f) + 1,
1609 (cap & 0x1f) + 1,
1610 speed_s,
1611 impl,
1612 scc_s);
1613
Jeff Garzika9524a72005-10-30 14:39:11 -05001614 dev_printk(KERN_INFO, &pdev->dev,
1615 "flags: "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 "%s%s%s%s%s%s"
1617 "%s%s%s%s%s%s%s\n"
1618 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619
1620 cap & (1 << 31) ? "64bit " : "",
1621 cap & (1 << 30) ? "ncq " : "",
1622 cap & (1 << 28) ? "ilck " : "",
1623 cap & (1 << 27) ? "stag " : "",
1624 cap & (1 << 26) ? "pm " : "",
1625 cap & (1 << 25) ? "led " : "",
1626
1627 cap & (1 << 24) ? "clo " : "",
1628 cap & (1 << 19) ? "nz " : "",
1629 cap & (1 << 18) ? "only " : "",
1630 cap & (1 << 17) ? "pmp " : "",
1631 cap & (1 << 15) ? "pio " : "",
1632 cap & (1 << 14) ? "slum " : "",
1633 cap & (1 << 13) ? "part " : ""
1634 );
1635}
1636
1637static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1638{
1639 static int printed_version;
1640 struct ata_probe_ent *probe_ent = NULL;
1641 struct ahci_host_priv *hpriv;
1642 unsigned long base;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001643 void __iomem *mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644 unsigned int board_idx = (unsigned int) ent->driver_data;
Jeff Garzik907f4672005-05-12 15:03:42 -04001645 int have_msi, pci_dev_busy = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646 int rc;
1647
1648 VPRINTK("ENTER\n");
1649
Tejun Heo12fad3f2006-05-15 21:03:55 +09001650 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1651
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001653 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654
root9545b572006-07-05 22:58:20 -04001655 /* JMicron-specific fixup: make sure we're in AHCI mode */
1656 /* This is protected from races with ata_jmicron by the pci probe
1657 locking */
1658 if (pdev->vendor == PCI_VENDOR_ID_JMICRON) {
1659 /* AHCI enable, AHCI on function 0 */
1660 pci_write_config_byte(pdev, 0x41, 0xa1);
1661 /* Function 1 is the PATA controller */
1662 if (PCI_FUNC(pdev->devfn))
1663 return -ENODEV;
1664 }
1665
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 rc = pci_enable_device(pdev);
1667 if (rc)
1668 return rc;
1669
1670 rc = pci_request_regions(pdev, DRV_NAME);
1671 if (rc) {
1672 pci_dev_busy = 1;
1673 goto err_out;
1674 }
1675
Jeff Garzik907f4672005-05-12 15:03:42 -04001676 if (pci_enable_msi(pdev) == 0)
1677 have_msi = 1;
1678 else {
1679 pci_intx(pdev, 1);
1680 have_msi = 0;
1681 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682
1683 probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
1684 if (probe_ent == NULL) {
1685 rc = -ENOMEM;
Jeff Garzik907f4672005-05-12 15:03:42 -04001686 goto err_out_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 }
1688
1689 memset(probe_ent, 0, sizeof(*probe_ent));
1690 probe_ent->dev = pci_dev_to_dev(pdev);
1691 INIT_LIST_HEAD(&probe_ent->node);
1692
Jeff Garzik374b1872005-08-30 05:42:52 -04001693 mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 if (mmio_base == NULL) {
1695 rc = -ENOMEM;
1696 goto err_out_free_ent;
1697 }
1698 base = (unsigned long) mmio_base;
1699
1700 hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
1701 if (!hpriv) {
1702 rc = -ENOMEM;
1703 goto err_out_iounmap;
1704 }
1705 memset(hpriv, 0, sizeof(*hpriv));
1706
1707 probe_ent->sht = ahci_port_info[board_idx].sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001708 probe_ent->port_flags = ahci_port_info[board_idx].flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
1710 probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
1711 probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
1712
1713 probe_ent->irq = pdev->irq;
Thomas Gleixner1d6f3592006-07-01 19:29:42 -07001714 probe_ent->irq_flags = IRQF_SHARED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 probe_ent->mmio_base = mmio_base;
1716 probe_ent->private_data = hpriv;
1717
Jeff Garzik4b0060f2005-06-04 00:50:22 -04001718 if (have_msi)
1719 hpriv->flags |= AHCI_FLAG_MSI;
Jeff Garzik907f4672005-05-12 15:03:42 -04001720
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 /* initialize adapter */
1722 rc = ahci_host_init(probe_ent);
1723 if (rc)
1724 goto err_out_hpriv;
1725
Jeff Garzikcca39742006-08-24 03:19:22 -04001726 if (!(probe_ent->port_flags & AHCI_FLAG_NO_NCQ) &&
Tejun Heo71f07372006-06-21 23:12:48 +09001727 (hpriv->cap & HOST_CAP_NCQ))
Jeff Garzikcca39742006-08-24 03:19:22 -04001728 probe_ent->port_flags |= ATA_FLAG_NCQ;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001729
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 ahci_print_info(probe_ent);
1731
1732 /* FIXME: check ata_device_add return value */
1733 ata_device_add(probe_ent);
1734 kfree(probe_ent);
1735
1736 return 0;
1737
1738err_out_hpriv:
1739 kfree(hpriv);
1740err_out_iounmap:
Jeff Garzik374b1872005-08-30 05:42:52 -04001741 pci_iounmap(pdev, mmio_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742err_out_free_ent:
1743 kfree(probe_ent);
Jeff Garzik907f4672005-05-12 15:03:42 -04001744err_out_msi:
1745 if (have_msi)
1746 pci_disable_msi(pdev);
1747 else
1748 pci_intx(pdev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 pci_release_regions(pdev);
1750err_out:
1751 if (!pci_dev_busy)
1752 pci_disable_device(pdev);
1753 return rc;
1754}
1755
Jeff Garzik907f4672005-05-12 15:03:42 -04001756static void ahci_remove_one (struct pci_dev *pdev)
1757{
1758 struct device *dev = pci_dev_to_dev(pdev);
Jeff Garzikcca39742006-08-24 03:19:22 -04001759 struct ata_host *host = dev_get_drvdata(dev);
1760 struct ahci_host_priv *hpriv = host->private_data;
Jeff Garzik907f4672005-05-12 15:03:42 -04001761 unsigned int i;
1762 int have_msi;
1763
Jeff Garzikcca39742006-08-24 03:19:22 -04001764 for (i = 0; i < host->n_ports; i++)
1765 ata_port_detach(host->ports[i]);
Jeff Garzik907f4672005-05-12 15:03:42 -04001766
Jeff Garzik4b0060f2005-06-04 00:50:22 -04001767 have_msi = hpriv->flags & AHCI_FLAG_MSI;
Jeff Garzikcca39742006-08-24 03:19:22 -04001768 free_irq(host->irq, host);
Jeff Garzik907f4672005-05-12 15:03:42 -04001769
Jeff Garzikcca39742006-08-24 03:19:22 -04001770 for (i = 0; i < host->n_ports; i++) {
1771 struct ata_port *ap = host->ports[i];
Jeff Garzik907f4672005-05-12 15:03:42 -04001772
Jeff Garzikcca39742006-08-24 03:19:22 -04001773 ata_scsi_release(ap->scsi_host);
1774 scsi_host_put(ap->scsi_host);
Jeff Garzik907f4672005-05-12 15:03:42 -04001775 }
1776
Jeff Garzike005f012005-08-30 04:18:28 -04001777 kfree(hpriv);
Jeff Garzikcca39742006-08-24 03:19:22 -04001778 pci_iounmap(pdev, host->mmio_base);
1779 kfree(host);
Jeff Garzikead5de92005-05-31 11:53:57 -04001780
Jeff Garzik907f4672005-05-12 15:03:42 -04001781 if (have_msi)
1782 pci_disable_msi(pdev);
1783 else
1784 pci_intx(pdev, 0);
1785 pci_release_regions(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001786 pci_disable_device(pdev);
1787 dev_set_drvdata(dev, NULL);
1788}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789
1790static int __init ahci_init(void)
1791{
Pavel Roskinb7887192006-08-10 18:13:18 +09001792 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793}
1794
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795static void __exit ahci_exit(void)
1796{
1797 pci_unregister_driver(&ahci_pci_driver);
1798}
1799
1800
1801MODULE_AUTHOR("Jeff Garzik");
1802MODULE_DESCRIPTION("AHCI SATA low-level driver");
1803MODULE_LICENSE("GPL");
1804MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001805MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
1807module_init(ahci_init);
1808module_exit(ahci_exit);