blob: 45d97c46831a328b9fe3d8c68f778e2e6de37b36 [file] [log] [blame]
Shawn Guofba311f2010-12-18 21:39:31 +08001/*
2 * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
5 * Based on code from Freescale,
6 * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version 2
11 * of the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
20 * MA 02110-1301, USA.
21 */
22
Thierry Reding641d0342013-01-21 11:09:01 +010023#include <linux/err.h>
Shawn Guofba311f2010-12-18 21:39:31 +080024#include <linux/init.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/irq.h>
Shawn Guo0b76c542012-08-20 16:43:32 +080028#include <linux/irqdomain.h>
Shawn Guofba311f2010-12-18 21:39:31 +080029#include <linux/gpio.h>
Shawn Guo4052d452012-05-04 14:29:22 +080030#include <linux/of.h>
31#include <linux/of_address.h>
32#include <linux/of_device.h>
Shawn Guo8d7cf832011-06-06 09:37:58 -060033#include <linux/platform_device.h>
34#include <linux/slab.h>
Shawn Guo06f88a82011-06-06 22:31:29 +080035#include <linux/basic_mmio_gpio.h>
Paul Gortmakerbb207ef2011-07-03 13:38:09 -040036#include <linux/module.h>
Shawn Guofba311f2010-12-18 21:39:31 +080037
Shawn Guo8d7cf832011-06-06 09:37:58 -060038#define MXS_SET 0x4
39#define MXS_CLR 0x8
Shawn Guofba311f2010-12-18 21:39:31 +080040
Shawn Guo164387d2012-05-03 23:32:52 +080041#define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
42#define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
43#define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
44#define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
45#define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
46#define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
47#define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
48#define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
Shawn Guofba311f2010-12-18 21:39:31 +080049
50#define GPIO_INT_FALL_EDGE 0x0
51#define GPIO_INT_LOW_LEV 0x1
52#define GPIO_INT_RISE_EDGE 0x2
53#define GPIO_INT_HIGH_LEV 0x3
54#define GPIO_INT_LEV_MASK (1 << 0)
55#define GPIO_INT_POL_MASK (1 << 1)
56
Shawn Guo164387d2012-05-03 23:32:52 +080057enum mxs_gpio_id {
58 IMX23_GPIO,
59 IMX28_GPIO,
60};
61
Grant Likely7b2fa572011-06-06 09:37:58 -060062struct mxs_gpio_port {
63 void __iomem *base;
64 int id;
65 int irq;
Shawn Guo0b76c542012-08-20 16:43:32 +080066 struct irq_domain *domain;
Shawn Guo06f88a82011-06-06 22:31:29 +080067 struct bgpio_chip bgc;
Shawn Guo164387d2012-05-03 23:32:52 +080068 enum mxs_gpio_id devid;
Grant Likely7b2fa572011-06-06 09:37:58 -060069};
70
Shawn Guo164387d2012-05-03 23:32:52 +080071static inline int is_imx23_gpio(struct mxs_gpio_port *port)
72{
73 return port->devid == IMX23_GPIO;
74}
75
76static inline int is_imx28_gpio(struct mxs_gpio_port *port)
77{
78 return port->devid == IMX28_GPIO;
79}
80
Shawn Guofba311f2010-12-18 21:39:31 +080081/* Note: This driver assumes 32 GPIOs are handled in one register */
82
Uwe Kleine-Königbf0c11182011-02-18 21:31:41 +010083static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
Shawn Guofba311f2010-12-18 21:39:31 +080084{
Shawn Guo0b76c542012-08-20 16:43:32 +080085 u32 pin_mask = 1 << d->hwirq;
Shawn Guo498c17c2011-06-07 22:00:54 +080086 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
87 struct mxs_gpio_port *port = gc->private;
Shawn Guofba311f2010-12-18 21:39:31 +080088 void __iomem *pin_addr;
89 int edge;
90
91 switch (type) {
92 case IRQ_TYPE_EDGE_RISING:
93 edge = GPIO_INT_RISE_EDGE;
94 break;
95 case IRQ_TYPE_EDGE_FALLING:
96 edge = GPIO_INT_FALL_EDGE;
97 break;
98 case IRQ_TYPE_LEVEL_LOW:
99 edge = GPIO_INT_LOW_LEV;
100 break;
101 case IRQ_TYPE_LEVEL_HIGH:
102 edge = GPIO_INT_HIGH_LEV;
103 break;
104 default:
105 return -EINVAL;
106 }
107
108 /* set level or edge */
Shawn Guo164387d2012-05-03 23:32:52 +0800109 pin_addr = port->base + PINCTRL_IRQLEV(port);
Shawn Guofba311f2010-12-18 21:39:31 +0800110 if (edge & GPIO_INT_LEV_MASK)
Shawn Guo8d7cf832011-06-06 09:37:58 -0600111 writel(pin_mask, pin_addr + MXS_SET);
Shawn Guofba311f2010-12-18 21:39:31 +0800112 else
Shawn Guo8d7cf832011-06-06 09:37:58 -0600113 writel(pin_mask, pin_addr + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +0800114
115 /* set polarity */
Shawn Guo164387d2012-05-03 23:32:52 +0800116 pin_addr = port->base + PINCTRL_IRQPOL(port);
Shawn Guofba311f2010-12-18 21:39:31 +0800117 if (edge & GPIO_INT_POL_MASK)
Shawn Guo8d7cf832011-06-06 09:37:58 -0600118 writel(pin_mask, pin_addr + MXS_SET);
Shawn Guofba311f2010-12-18 21:39:31 +0800119 else
Shawn Guo8d7cf832011-06-06 09:37:58 -0600120 writel(pin_mask, pin_addr + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +0800121
Shawn Guo0b76c542012-08-20 16:43:32 +0800122 writel(pin_mask,
Shawn Guo164387d2012-05-03 23:32:52 +0800123 port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +0800124
125 return 0;
126}
127
128/* MXS has one interrupt *per* gpio port */
129static void mxs_gpio_irq_handler(u32 irq, struct irq_desc *desc)
130{
131 u32 irq_stat;
Shawn Guo8d7cf832011-06-06 09:37:58 -0600132 struct mxs_gpio_port *port = irq_get_handler_data(irq);
Shawn Guofba311f2010-12-18 21:39:31 +0800133
Uwe Kleine-König1f6b5dd2011-01-25 16:54:22 +0100134 desc->irq_data.chip->irq_ack(&desc->irq_data);
135
Shawn Guo164387d2012-05-03 23:32:52 +0800136 irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
137 readl(port->base + PINCTRL_IRQEN(port));
Shawn Guofba311f2010-12-18 21:39:31 +0800138
139 while (irq_stat != 0) {
140 int irqoffset = fls(irq_stat) - 1;
Shawn Guo0b76c542012-08-20 16:43:32 +0800141 generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
Shawn Guofba311f2010-12-18 21:39:31 +0800142 irq_stat &= ~(1 << irqoffset);
143 }
144}
145
146/*
147 * Set interrupt number "irq" in the GPIO as a wake-up source.
148 * While system is running, all registered GPIO interrupts need to have
149 * wake-up enabled. When system is suspended, only selected GPIO interrupts
150 * need to have wake-up enabled.
151 * @param irq interrupt source number
152 * @param enable enable as wake-up if equal to non-zero
153 * @return This function returns 0 on success.
154 */
Uwe Kleine-Königbf0c11182011-02-18 21:31:41 +0100155static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
Shawn Guofba311f2010-12-18 21:39:31 +0800156{
Shawn Guo498c17c2011-06-07 22:00:54 +0800157 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
158 struct mxs_gpio_port *port = gc->private;
Shawn Guofba311f2010-12-18 21:39:31 +0800159
Shawn Guo61617152011-06-07 22:00:53 +0800160 if (enable)
161 enable_irq_wake(port->irq);
162 else
163 disable_irq_wake(port->irq);
Shawn Guofba311f2010-12-18 21:39:31 +0800164
165 return 0;
166}
167
Shawn Guo0b76c542012-08-20 16:43:32 +0800168static void __init mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
Shawn Guo498c17c2011-06-07 22:00:54 +0800169{
170 struct irq_chip_generic *gc;
171 struct irq_chip_type *ct;
172
Shawn Guo0b76c542012-08-20 16:43:32 +0800173 gc = irq_alloc_generic_chip("gpio-mxs", 1, irq_base,
Shawn Guo498c17c2011-06-07 22:00:54 +0800174 port->base, handle_level_irq);
175 gc->private = port;
176
177 ct = gc->chip_types;
Shawn Guo591567a2011-07-19 21:16:56 +0800178 ct->chip.irq_ack = irq_gc_ack_set_bit;
Shawn Guo498c17c2011-06-07 22:00:54 +0800179 ct->chip.irq_mask = irq_gc_mask_clr_bit;
180 ct->chip.irq_unmask = irq_gc_mask_set_bit;
181 ct->chip.irq_set_type = mxs_gpio_set_irq_type;
Shawn Guo591567a2011-07-19 21:16:56 +0800182 ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
Shawn Guo164387d2012-05-03 23:32:52 +0800183 ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
184 ct->regs.mask = PINCTRL_IRQEN(port);
Shawn Guo498c17c2011-06-07 22:00:54 +0800185
186 irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
187}
Shawn Guofba311f2010-12-18 21:39:31 +0800188
Shawn Guo06f88a82011-06-06 22:31:29 +0800189static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
Shawn Guofba311f2010-12-18 21:39:31 +0800190{
Shawn Guo06f88a82011-06-06 22:31:29 +0800191 struct bgpio_chip *bgc = to_bgpio_chip(gc);
Shawn Guofba311f2010-12-18 21:39:31 +0800192 struct mxs_gpio_port *port =
Shawn Guo06f88a82011-06-06 22:31:29 +0800193 container_of(bgc, struct mxs_gpio_port, bgc);
Shawn Guofba311f2010-12-18 21:39:31 +0800194
Shawn Guo0b76c542012-08-20 16:43:32 +0800195 return irq_find_mapping(port->domain, offset);
Shawn Guofba311f2010-12-18 21:39:31 +0800196}
197
Shawn Guo164387d2012-05-03 23:32:52 +0800198static struct platform_device_id mxs_gpio_ids[] = {
199 {
200 .name = "imx23-gpio",
201 .driver_data = IMX23_GPIO,
202 }, {
203 .name = "imx28-gpio",
204 .driver_data = IMX28_GPIO,
205 }, {
206 /* sentinel */
207 }
208};
209MODULE_DEVICE_TABLE(platform, mxs_gpio_ids);
210
Shawn Guo4052d452012-05-04 14:29:22 +0800211static const struct of_device_id mxs_gpio_dt_ids[] = {
212 { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
213 { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
214 { /* sentinel */ }
215};
216MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
217
Bill Pemberton38363092012-11-19 13:22:34 -0500218static int mxs_gpio_probe(struct platform_device *pdev)
Shawn Guofba311f2010-12-18 21:39:31 +0800219{
Shawn Guo4052d452012-05-04 14:29:22 +0800220 const struct of_device_id *of_id =
221 of_match_device(mxs_gpio_dt_ids, &pdev->dev);
222 struct device_node *np = pdev->dev.of_node;
223 struct device_node *parent;
Shawn Guo8d7cf832011-06-06 09:37:58 -0600224 static void __iomem *base;
225 struct mxs_gpio_port *port;
226 struct resource *iores = NULL;
Shawn Guo0b76c542012-08-20 16:43:32 +0800227 int irq_base;
Shawn Guo498c17c2011-06-07 22:00:54 +0800228 int err;
Shawn Guofba311f2010-12-18 21:39:31 +0800229
Shawn Guo940a4f72012-05-04 10:30:14 +0800230 port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600231 if (!port)
232 return -ENOMEM;
Shawn Guofba311f2010-12-18 21:39:31 +0800233
Shawn Guo4052d452012-05-04 14:29:22 +0800234 if (np) {
235 port->id = of_alias_get_id(np, "gpio");
236 if (port->id < 0)
237 return port->id;
238 port->devid = (enum mxs_gpio_id) of_id->data;
239 } else {
240 port->id = pdev->id;
241 port->devid = pdev->id_entry->driver_data;
242 }
Shawn Guofba311f2010-12-18 21:39:31 +0800243
Shawn Guo940a4f72012-05-04 10:30:14 +0800244 port->irq = platform_get_irq(pdev, 0);
245 if (port->irq < 0)
246 return port->irq;
247
Shawn Guo8d7cf832011-06-06 09:37:58 -0600248 /*
249 * map memory region only once, as all the gpio ports
250 * share the same one
251 */
252 if (!base) {
Shawn Guo4052d452012-05-04 14:29:22 +0800253 if (np) {
254 parent = of_get_parent(np);
255 base = of_iomap(parent, 0);
256 of_node_put(parent);
Thierry Reding641d0342013-01-21 11:09:01 +0100257 if (!base)
258 return -EADDRNOTAVAIL;
Shawn Guo4052d452012-05-04 14:29:22 +0800259 } else {
260 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding641d0342013-01-21 11:09:01 +0100261 base = devm_ioremap_resource(&pdev->dev, iores);
262 if (IS_ERR(base))
263 return PTR_ERR(base);
Shawn Guofba311f2010-12-18 21:39:31 +0800264 }
Shawn Guofba311f2010-12-18 21:39:31 +0800265 }
Shawn Guo8d7cf832011-06-06 09:37:58 -0600266 port->base = base;
267
Shawn Guo498c17c2011-06-07 22:00:54 +0800268 /*
269 * select the pin interrupt functionality but initially
270 * disable the interrupts
271 */
Shawn Guo164387d2012-05-03 23:32:52 +0800272 writel(~0U, port->base + PINCTRL_PIN2IRQ(port));
273 writel(0, port->base + PINCTRL_IRQEN(port));
Shawn Guo8d7cf832011-06-06 09:37:58 -0600274
275 /* clear address has to be used to clear IRQSTAT bits */
Shawn Guo164387d2012-05-03 23:32:52 +0800276 writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600277
Shawn Guo0b76c542012-08-20 16:43:32 +0800278 irq_base = irq_alloc_descs(-1, 0, 32, numa_node_id());
279 if (irq_base < 0)
280 return irq_base;
281
282 port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
283 &irq_domain_simple_ops, NULL);
284 if (!port->domain) {
285 err = -ENODEV;
286 goto out_irqdesc_free;
287 }
288
Shawn Guo498c17c2011-06-07 22:00:54 +0800289 /* gpio-mxs can be a generic irq chip */
Shawn Guo0b76c542012-08-20 16:43:32 +0800290 mxs_gpio_init_gc(port, irq_base);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600291
292 /* setup one handler for each entry */
293 irq_set_chained_handler(port->irq, mxs_gpio_irq_handler);
294 irq_set_handler_data(port->irq, port);
295
Shawn Guo06f88a82011-06-06 22:31:29 +0800296 err = bgpio_init(&port->bgc, &pdev->dev, 4,
Shawn Guo164387d2012-05-03 23:32:52 +0800297 port->base + PINCTRL_DIN(port),
298 port->base + PINCTRL_DOUT(port), NULL,
Linus Torvalds84a442b2012-05-26 12:57:47 -0700299 port->base + PINCTRL_DOE(port), NULL, 0);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600300 if (err)
Shawn Guo0b76c542012-08-20 16:43:32 +0800301 goto out_irqdesc_free;
Shawn Guofba311f2010-12-18 21:39:31 +0800302
Shawn Guo06f88a82011-06-06 22:31:29 +0800303 port->bgc.gc.to_irq = mxs_gpio_to_irq;
304 port->bgc.gc.base = port->id * 32;
305
306 err = gpiochip_add(&port->bgc.gc);
Shawn Guo0b76c542012-08-20 16:43:32 +0800307 if (err)
308 goto out_bgpio_remove;
Shawn Guo06f88a82011-06-06 22:31:29 +0800309
Shawn Guofba311f2010-12-18 21:39:31 +0800310 return 0;
Shawn Guo0b76c542012-08-20 16:43:32 +0800311
312out_bgpio_remove:
313 bgpio_remove(&port->bgc);
314out_irqdesc_free:
315 irq_free_descs(irq_base, 32);
316 return err;
Shawn Guofba311f2010-12-18 21:39:31 +0800317}
318
Shawn Guo8d7cf832011-06-06 09:37:58 -0600319static struct platform_driver mxs_gpio_driver = {
320 .driver = {
321 .name = "gpio-mxs",
322 .owner = THIS_MODULE,
Shawn Guo4052d452012-05-04 14:29:22 +0800323 .of_match_table = mxs_gpio_dt_ids,
Shawn Guo8d7cf832011-06-06 09:37:58 -0600324 },
325 .probe = mxs_gpio_probe,
Shawn Guo164387d2012-05-03 23:32:52 +0800326 .id_table = mxs_gpio_ids,
Shawn Guofba311f2010-12-18 21:39:31 +0800327};
Sascha Haueref196602011-01-24 12:57:46 +0100328
Shawn Guo8d7cf832011-06-06 09:37:58 -0600329static int __init mxs_gpio_init(void)
Sascha Haueref196602011-01-24 12:57:46 +0100330{
Shawn Guo8d7cf832011-06-06 09:37:58 -0600331 return platform_driver_register(&mxs_gpio_driver);
Sascha Haueref196602011-01-24 12:57:46 +0100332}
Shawn Guo8d7cf832011-06-06 09:37:58 -0600333postcore_initcall(mxs_gpio_init);
Shawn Guofba311f2010-12-18 21:39:31 +0800334
Shawn Guo8d7cf832011-06-06 09:37:58 -0600335MODULE_AUTHOR("Freescale Semiconductor, "
336 "Daniel Mack <danielncaiaq.de>, "
337 "Juergen Beisert <kernel@pengutronix.de>");
338MODULE_DESCRIPTION("Freescale MXS GPIO");
339MODULE_LICENSE("GPL");