blob: 069fca7ad6c064a3bd56c1776d785ee431ac0352 [file] [log] [blame]
Rafał Miłecki8369ae32011-05-09 18:56:46 +02001/*
2 * Broadcom specific AMBA
3 * ChipCommon Power Management Unit driver
4 *
Michael Büscheb032b92011-07-04 20:50:05 +02005 * Copyright 2009, Michael Buesch <m@bues.ch>
Rafał Miłecki8369ae32011-05-09 18:56:46 +02006 * Copyright 2007, Broadcom Corporation
7 *
8 * Licensed under the GNU/GPL. See COPYING for details.
9 */
10
11#include "bcma_private.h"
Paul Gortmaker44a8e372011-07-27 21:21:04 -040012#include <linux/export.h>
Rafał Miłecki8369ae32011-05-09 18:56:46 +020013#include <linux/bcma/bcma.h>
14
Hauke Mehrtens908debc2011-07-23 01:20:11 +020015static u32 bcma_chipco_pll_read(struct bcma_drv_cc *cc, u32 offset)
16{
17 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
18 bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
19 return bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
20}
21
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020022void bcma_chipco_pll_write(struct bcma_drv_cc *cc, u32 offset, u32 value)
Rafał Miłecki8369ae32011-05-09 18:56:46 +020023{
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020024 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
25 bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
26 bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, value);
27}
28EXPORT_SYMBOL_GPL(bcma_chipco_pll_write);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020029
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020030void bcma_chipco_pll_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
31 u32 set)
32{
33 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
34 bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
35 bcma_cc_maskset32(cc, BCMA_CC_PLLCTL_DATA, mask, set);
36}
37EXPORT_SYMBOL_GPL(bcma_chipco_pll_maskset);
38
39void bcma_chipco_chipctl_maskset(struct bcma_drv_cc *cc,
40 u32 offset, u32 mask, u32 set)
41{
Rafał Miłecki8369ae32011-05-09 18:56:46 +020042 bcma_cc_write32(cc, BCMA_CC_CHIPCTL_ADDR, offset);
43 bcma_cc_read32(cc, BCMA_CC_CHIPCTL_ADDR);
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020044 bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL_DATA, mask, set);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020045}
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020046EXPORT_SYMBOL_GPL(bcma_chipco_chipctl_maskset);
47
48void bcma_chipco_regctl_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
49 u32 set)
50{
51 bcma_cc_write32(cc, BCMA_CC_REGCTL_ADDR, offset);
52 bcma_cc_read32(cc, BCMA_CC_REGCTL_ADDR);
53 bcma_cc_maskset32(cc, BCMA_CC_REGCTL_DATA, mask, set);
54}
55EXPORT_SYMBOL_GPL(bcma_chipco_regctl_maskset);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020056
Rafał Miłecki8369ae32011-05-09 18:56:46 +020057static void bcma_pmu_resources_init(struct bcma_drv_cc *cc)
58{
59 struct bcma_bus *bus = cc->core->bus;
60 u32 min_msk = 0, max_msk = 0;
61
62 switch (bus->chipinfo.id) {
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +020063 case BCMA_CHIP_ID_BCM4313:
Rafał Miłecki8369ae32011-05-09 18:56:46 +020064 min_msk = 0x200D;
65 max_msk = 0xFFFF;
66 break;
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +020067 case BCMA_CHIP_ID_BCM4331:
68 case BCMA_CHIP_ID_BCM43224:
69 case BCMA_CHIP_ID_BCM43225:
Rafał Miłecki8369ae32011-05-09 18:56:46 +020070 break;
71 default:
72 pr_err("PMU resource config unknown for device 0x%04X\n",
73 bus->chipinfo.id);
74 }
75
76 /* Set the resource masks. */
77 if (min_msk)
78 bcma_cc_write32(cc, BCMA_CC_PMU_MINRES_MSK, min_msk);
79 if (max_msk)
80 bcma_cc_write32(cc, BCMA_CC_PMU_MAXRES_MSK, max_msk);
81}
82
Rafał Miłecki984e5be2011-08-11 23:46:44 +020083/* Disable to allow reading SPROM. Don't know the adventages of enabling it. */
84void bcma_chipco_bcm4331_ext_pa_lines_ctl(struct bcma_drv_cc *cc, bool enable)
85{
86 struct bcma_bus *bus = cc->core->bus;
87 u32 val;
88
89 val = bcma_cc_read32(cc, BCMA_CC_CHIPCTL);
90 if (enable) {
91 val |= BCMA_CHIPCTL_4331_EXTPA_EN;
92 if (bus->chipinfo.pkg == 9 || bus->chipinfo.pkg == 11)
93 val |= BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
Hauke Mehrtens00eeedc2012-06-30 01:44:37 +020094 else if (bus->chipinfo.rev > 0)
95 val |= BCMA_CHIPCTL_4331_EXTPA_EN2;
Rafał Miłecki984e5be2011-08-11 23:46:44 +020096 } else {
97 val &= ~BCMA_CHIPCTL_4331_EXTPA_EN;
Hauke Mehrtens00eeedc2012-06-30 01:44:37 +020098 val &= ~BCMA_CHIPCTL_4331_EXTPA_EN2;
Rafał Miłecki984e5be2011-08-11 23:46:44 +020099 val &= ~BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
100 }
101 bcma_cc_write32(cc, BCMA_CC_CHIPCTL, val);
102}
103
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200104void bcma_pmu_workarounds(struct bcma_drv_cc *cc)
105{
106 struct bcma_bus *bus = cc->core->bus;
107
108 switch (bus->chipinfo.id) {
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200109 case BCMA_CHIP_ID_BCM4313:
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200110 /* enable 12 mA drive strenth for 4313 and set chipControl
111 register bit 1 */
112 bcma_chipco_chipctl_maskset(cc, 0,
113 BCMA_CCTRL_4313_12MA_LED_DRIVE,
114 BCMA_CCTRL_4313_12MA_LED_DRIVE);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200115 break;
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200116 case BCMA_CHIP_ID_BCM4331:
117 case BCMA_CHIP_ID_BCM43431:
Seth Forshee69aaedd2012-06-01 09:13:17 -0500118 /* Ext PA lines must be enabled for tx on BCM4331 */
119 bcma_chipco_bcm4331_ext_pa_lines_ctl(cc, true);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200120 break;
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200121 case BCMA_CHIP_ID_BCM43224:
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200122 case BCMA_CHIP_ID_BCM43421:
123 /* enable 12 mA drive strenth for 43224 and set chipControl
124 register bit 15 */
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200125 if (bus->chipinfo.rev == 0) {
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200126 bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL,
127 BCMA_CCTRL_43224_GPIO_TOGGLE,
128 BCMA_CCTRL_43224_GPIO_TOGGLE);
129 bcma_chipco_chipctl_maskset(cc, 0,
130 BCMA_CCTRL_43224A0_12MA_LED_DRIVE,
131 BCMA_CCTRL_43224A0_12MA_LED_DRIVE);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200132 } else {
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200133 bcma_chipco_chipctl_maskset(cc, 0,
134 BCMA_CCTRL_43224B0_12MA_LED_DRIVE,
135 BCMA_CCTRL_43224B0_12MA_LED_DRIVE);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200136 }
137 break;
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200138 case BCMA_CHIP_ID_BCM43225:
Rafał Miłecki91fa4b02011-06-17 13:15:23 +0200139 break;
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200140 default:
141 pr_err("Workarounds unknown for device 0x%04X\n",
142 bus->chipinfo.id);
143 }
144}
145
146void bcma_pmu_init(struct bcma_drv_cc *cc)
147{
148 u32 pmucap;
149
150 pmucap = bcma_cc_read32(cc, BCMA_CC_PMU_CAP);
151 cc->pmu.rev = (pmucap & BCMA_CC_PMU_CAP_REVISION);
152
153 pr_debug("Found rev %u PMU (capabilities 0x%08X)\n", cc->pmu.rev,
154 pmucap);
155
156 if (cc->pmu.rev == 1)
157 bcma_cc_mask32(cc, BCMA_CC_PMU_CTL,
158 ~BCMA_CC_PMU_CTL_NOILPONW);
159 else
160 bcma_cc_set32(cc, BCMA_CC_PMU_CTL,
161 BCMA_CC_PMU_CTL_NOILPONW);
162
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200163 bcma_pmu_resources_init(cc);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200164 bcma_pmu_workarounds(cc);
165}
Hauke Mehrtense3afe0e2011-07-23 01:20:10 +0200166
167u32 bcma_pmu_alp_clock(struct bcma_drv_cc *cc)
168{
169 struct bcma_bus *bus = cc->core->bus;
170
171 switch (bus->chipinfo.id) {
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200172 case BCMA_CHIP_ID_BCM4716:
173 case BCMA_CHIP_ID_BCM4748:
174 case BCMA_CHIP_ID_BCM47162:
175 case BCMA_CHIP_ID_BCM4313:
176 case BCMA_CHIP_ID_BCM5357:
177 case BCMA_CHIP_ID_BCM4749:
178 case BCMA_CHIP_ID_BCM53572:
Hauke Mehrtense3afe0e2011-07-23 01:20:10 +0200179 /* always 20Mhz */
180 return 20000 * 1000;
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200181 case BCMA_CHIP_ID_BCM5356:
182 case BCMA_CHIP_ID_BCM4706:
Hauke Mehrtense3afe0e2011-07-23 01:20:10 +0200183 /* always 25Mhz */
184 return 25000 * 1000;
185 default:
186 pr_warn("No ALP clock specified for %04X device, "
187 "pmu rev. %d, using default %d Hz\n",
188 bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_ALP_CLOCK);
189 }
190 return BCMA_CC_PMU_ALP_CLOCK;
191}
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200192
193/* Find the output of the "m" pll divider given pll controls that start with
194 * pllreg "pll0" i.e. 12 for main 6 for phy, 0 for misc.
195 */
196static u32 bcma_pmu_clock(struct bcma_drv_cc *cc, u32 pll0, u32 m)
197{
198 u32 tmp, div, ndiv, p1, p2, fc;
199 struct bcma_bus *bus = cc->core->bus;
200
201 BUG_ON((pll0 & 3) || (pll0 > BCMA_CC_PMU4716_MAINPLL_PLL0));
202
203 BUG_ON(!m || m > 4);
204
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200205 if (bus->chipinfo.id == BCMA_CHIP_ID_BCM5357 ||
206 bus->chipinfo.id == BCMA_CHIP_ID_BCM4749) {
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200207 /* Detect failure in clock setting */
208 tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
209 if (tmp & 0x40000)
210 return 133 * 1000000;
211 }
212
213 tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_P1P2_OFF);
214 p1 = (tmp & BCMA_CC_PPL_P1_MASK) >> BCMA_CC_PPL_P1_SHIFT;
215 p2 = (tmp & BCMA_CC_PPL_P2_MASK) >> BCMA_CC_PPL_P2_SHIFT;
216
217 tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_M14_OFF);
218 div = (tmp >> ((m - 1) * BCMA_CC_PPL_MDIV_WIDTH)) &
219 BCMA_CC_PPL_MDIV_MASK;
220
221 tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_NM5_OFF);
222 ndiv = (tmp & BCMA_CC_PPL_NDIV_MASK) >> BCMA_CC_PPL_NDIV_SHIFT;
223
224 /* Do calculation in Mhz */
225 fc = bcma_pmu_alp_clock(cc) / 1000000;
226 fc = (p1 * ndiv * fc) / p2;
227
228 /* Return clock in Hertz */
229 return (fc / div) * 1000000;
230}
231
232/* query bus clock frequency for PMU-enabled chipcommon */
233u32 bcma_pmu_get_clockcontrol(struct bcma_drv_cc *cc)
234{
235 struct bcma_bus *bus = cc->core->bus;
236
237 switch (bus->chipinfo.id) {
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200238 case BCMA_CHIP_ID_BCM4716:
239 case BCMA_CHIP_ID_BCM4748:
240 case BCMA_CHIP_ID_BCM47162:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200241 return bcma_pmu_clock(cc, BCMA_CC_PMU4716_MAINPLL_PLL0,
242 BCMA_CC_PMU5_MAINPLL_SSB);
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200243 case BCMA_CHIP_ID_BCM5356:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200244 return bcma_pmu_clock(cc, BCMA_CC_PMU5356_MAINPLL_PLL0,
245 BCMA_CC_PMU5_MAINPLL_SSB);
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200246 case BCMA_CHIP_ID_BCM5357:
247 case BCMA_CHIP_ID_BCM4749:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200248 return bcma_pmu_clock(cc, BCMA_CC_PMU5357_MAINPLL_PLL0,
249 BCMA_CC_PMU5_MAINPLL_SSB);
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200250 case BCMA_CHIP_ID_BCM4706:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200251 return bcma_pmu_clock(cc, BCMA_CC_PMU4706_MAINPLL_PLL0,
252 BCMA_CC_PMU5_MAINPLL_SSB);
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200253 case BCMA_CHIP_ID_BCM53572:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200254 return 75000000;
255 default:
256 pr_warn("No backplane clock specified for %04X device, "
257 "pmu rev. %d, using default %d Hz\n",
258 bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_HT_CLOCK);
259 }
260 return BCMA_CC_PMU_HT_CLOCK;
261}
262
263/* query cpu clock frequency for PMU-enabled chipcommon */
264u32 bcma_pmu_get_clockcpu(struct bcma_drv_cc *cc)
265{
266 struct bcma_bus *bus = cc->core->bus;
267
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200268 if (bus->chipinfo.id == BCMA_CHIP_ID_BCM53572)
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200269 return 300000000;
270
271 if (cc->pmu.rev >= 5) {
272 u32 pll;
273 switch (bus->chipinfo.id) {
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200274 case BCMA_CHIP_ID_BCM5356:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200275 pll = BCMA_CC_PMU5356_MAINPLL_PLL0;
276 break;
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200277 case BCMA_CHIP_ID_BCM5357:
278 case BCMA_CHIP_ID_BCM4749:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200279 pll = BCMA_CC_PMU5357_MAINPLL_PLL0;
280 break;
281 default:
282 pll = BCMA_CC_PMU4716_MAINPLL_PLL0;
283 break;
284 }
285
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200286 /* TODO: if (bus->chipinfo.id == BCMA_CHIP_ID_BCM4706)
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200287 return si_4706_pmu_clock(sih, osh, cc, PMU4706_MAINPLL_PLL0, PMU5_MAINPLL_CPU); */
288 return bcma_pmu_clock(cc, pll, BCMA_CC_PMU5_MAINPLL_CPU);
289 }
290
291 return bcma_pmu_get_clockcontrol(cc);
292}