blob: 9e1bf4d77e102be48ef490e7c9d02e0b9664a5a5 [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
2 Copyright (C) 2004 - 2007 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt73usb
23 Abstract: rt73usb device specific routines.
24 Supported chipsets: rt2571W & rt2671.
25 */
26
27/*
28 * Set enviroment defines for rt2x00.h
29 */
30#define DRV_NAME "rt73usb"
31
32#include <linux/delay.h>
33#include <linux/etherdevice.h>
34#include <linux/init.h>
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/usb.h>
38
39#include "rt2x00.h"
40#include "rt2x00usb.h"
41#include "rt73usb.h"
42
43/*
44 * Register access.
45 * All access to the CSR registers will go through the methods
46 * rt73usb_register_read and rt73usb_register_write.
47 * BBP and RF register require indirect register access,
48 * and use the CSR registers BBPCSR and RFCSR to achieve this.
49 * These indirect registers work with busy bits,
50 * and we will try maximal REGISTER_BUSY_COUNT times to access
51 * the register while taking a REGISTER_BUSY_DELAY us delay
52 * between each attampt. When the busy bit is still set at that time,
53 * the access attempt is considered to have failed,
54 * and we will print an error.
55 */
56static inline void rt73usb_register_read(const struct rt2x00_dev *rt2x00dev,
57 const unsigned int offset, u32 *value)
58{
59 __le32 reg;
60 rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
61 USB_VENDOR_REQUEST_IN, offset,
62 &reg, sizeof(u32), REGISTER_TIMEOUT);
63 *value = le32_to_cpu(reg);
64}
65
66static inline void rt73usb_register_multiread(const struct rt2x00_dev
67 *rt2x00dev,
68 const unsigned int offset,
69 void *value, const u32 length)
70{
71 int timeout = REGISTER_TIMEOUT * (length / sizeof(u32));
72 rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
73 USB_VENDOR_REQUEST_IN, offset,
74 value, length, timeout);
75}
76
77static inline void rt73usb_register_write(const struct rt2x00_dev *rt2x00dev,
78 const unsigned int offset, u32 value)
79{
80 __le32 reg = cpu_to_le32(value);
81 rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
82 USB_VENDOR_REQUEST_OUT, offset,
83 &reg, sizeof(u32), REGISTER_TIMEOUT);
84}
85
86static inline void rt73usb_register_multiwrite(const struct rt2x00_dev
87 *rt2x00dev,
88 const unsigned int offset,
89 void *value, const u32 length)
90{
91 int timeout = REGISTER_TIMEOUT * (length / sizeof(u32));
92 rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
93 USB_VENDOR_REQUEST_OUT, offset,
94 value, length, timeout);
95}
96
97static u32 rt73usb_bbp_check(const struct rt2x00_dev *rt2x00dev)
98{
99 u32 reg;
100 unsigned int i;
101
102 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
103 rt73usb_register_read(rt2x00dev, PHY_CSR3, &reg);
104 if (!rt2x00_get_field32(reg, PHY_CSR3_BUSY))
105 break;
106 udelay(REGISTER_BUSY_DELAY);
107 }
108
109 return reg;
110}
111
112static void rt73usb_bbp_write(const struct rt2x00_dev *rt2x00dev,
113 const unsigned int word, const u8 value)
114{
115 u32 reg;
116
117 /*
118 * Wait until the BBP becomes ready.
119 */
120 reg = rt73usb_bbp_check(rt2x00dev);
121 if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
122 ERROR(rt2x00dev, "PHY_CSR3 register busy. Write failed.\n");
123 return;
124 }
125
126 /*
127 * Write the data into the BBP.
128 */
129 reg = 0;
130 rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
131 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
132 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
133 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
134
135 rt73usb_register_write(rt2x00dev, PHY_CSR3, reg);
136}
137
138static void rt73usb_bbp_read(const struct rt2x00_dev *rt2x00dev,
139 const unsigned int word, u8 *value)
140{
141 u32 reg;
142
143 /*
144 * Wait until the BBP becomes ready.
145 */
146 reg = rt73usb_bbp_check(rt2x00dev);
147 if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
148 ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
149 return;
150 }
151
152 /*
153 * Write the request into the BBP.
154 */
155 reg = 0;
156 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
157 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
158 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
159
160 rt73usb_register_write(rt2x00dev, PHY_CSR3, reg);
161
162 /*
163 * Wait until the BBP becomes ready.
164 */
165 reg = rt73usb_bbp_check(rt2x00dev);
166 if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
167 ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
168 *value = 0xff;
169 return;
170 }
171
172 *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
173}
174
175static void rt73usb_rf_write(const struct rt2x00_dev *rt2x00dev,
176 const unsigned int word, const u32 value)
177{
178 u32 reg;
179 unsigned int i;
180
181 if (!word)
182 return;
183
184 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
185 rt73usb_register_read(rt2x00dev, PHY_CSR4, &reg);
186 if (!rt2x00_get_field32(reg, PHY_CSR4_BUSY))
187 goto rf_write;
188 udelay(REGISTER_BUSY_DELAY);
189 }
190
191 ERROR(rt2x00dev, "PHY_CSR4 register busy. Write failed.\n");
192 return;
193
194rf_write:
195 reg = 0;
196 rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
197
Ivo van Doorn4f5af6eb2007-10-06 14:16:30 +0200198 /*
199 * RF5225 and RF2527 contain 21 bits per RF register value,
200 * all others contain 20 bits.
201 */
202 rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS,
203 20 + !!(rt2x00_rf(&rt2x00dev->chip, RF5225) ||
204 rt2x00_rf(&rt2x00dev->chip, RF2527)));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700205 rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
206 rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
207
208 rt73usb_register_write(rt2x00dev, PHY_CSR4, reg);
209 rt2x00_rf_write(rt2x00dev, word, value);
210}
211
212#ifdef CONFIG_RT2X00_LIB_DEBUGFS
213#define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
214
215static void rt73usb_read_csr(const struct rt2x00_dev *rt2x00dev,
216 const unsigned int word, u32 *data)
217{
218 rt73usb_register_read(rt2x00dev, CSR_OFFSET(word), data);
219}
220
221static void rt73usb_write_csr(const struct rt2x00_dev *rt2x00dev,
222 const unsigned int word, u32 data)
223{
224 rt73usb_register_write(rt2x00dev, CSR_OFFSET(word), data);
225}
226
227static const struct rt2x00debug rt73usb_rt2x00debug = {
228 .owner = THIS_MODULE,
229 .csr = {
230 .read = rt73usb_read_csr,
231 .write = rt73usb_write_csr,
232 .word_size = sizeof(u32),
233 .word_count = CSR_REG_SIZE / sizeof(u32),
234 },
235 .eeprom = {
236 .read = rt2x00_eeprom_read,
237 .write = rt2x00_eeprom_write,
238 .word_size = sizeof(u16),
239 .word_count = EEPROM_SIZE / sizeof(u16),
240 },
241 .bbp = {
242 .read = rt73usb_bbp_read,
243 .write = rt73usb_bbp_write,
244 .word_size = sizeof(u8),
245 .word_count = BBP_SIZE / sizeof(u8),
246 },
247 .rf = {
248 .read = rt2x00_rf_read,
249 .write = rt73usb_rf_write,
250 .word_size = sizeof(u32),
251 .word_count = RF_SIZE / sizeof(u32),
252 },
253};
254#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
255
256/*
257 * Configuration handlers.
258 */
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200259static void rt73usb_config_mac_addr(struct rt2x00_dev *rt2x00dev, __le32 *mac)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700260{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700261 u32 tmp;
262
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200263 tmp = le32_to_cpu(mac[1]);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700264 rt2x00_set_field32(&tmp, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200265 mac[1] = cpu_to_le32(tmp);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700266
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200267 rt73usb_register_multiwrite(rt2x00dev, MAC_CSR2, mac,
268 (2 * sizeof(__le32)));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700269}
270
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200271static void rt73usb_config_bssid(struct rt2x00_dev *rt2x00dev, __le32 *bssid)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700272{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700273 u32 tmp;
274
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200275 tmp = le32_to_cpu(bssid[1]);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700276 rt2x00_set_field32(&tmp, MAC_CSR5_BSS_ID_MASK, 3);
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200277 bssid[1] = cpu_to_le32(tmp);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700278
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200279 rt73usb_register_multiwrite(rt2x00dev, MAC_CSR4, bssid,
280 (2 * sizeof(__le32)));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700281}
282
Ivo van Doornfeb24692007-10-06 14:14:29 +0200283static void rt73usb_config_type(struct rt2x00_dev *rt2x00dev, const int type,
284 const int tsf_sync)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700285{
286 u32 reg;
287
288 /*
289 * Clear current synchronisation setup.
290 * For the Beacon base registers we only need to clear
291 * the first byte since that byte contains the VALID and OWNER
292 * bits which (when set to 0) will invalidate the entire beacon.
293 */
294 rt73usb_register_write(rt2x00dev, TXRX_CSR9, 0);
295 rt73usb_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
296 rt73usb_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
297 rt73usb_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
298 rt73usb_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
299
300 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700301 * Enable synchronisation.
302 */
303 rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
Johannes Berg4150c572007-09-17 01:29:23 -0400304 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
305 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700306 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
Ivo van Doornfeb24692007-10-06 14:14:29 +0200307 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, tsf_sync);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700308 rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
309}
310
311static void rt73usb_config_rate(struct rt2x00_dev *rt2x00dev, const int rate)
312{
313 struct ieee80211_conf *conf = &rt2x00dev->hw->conf;
314 u32 reg;
315 u32 value;
316 u32 preamble;
317
318 if (DEVICE_GET_RATE_FIELD(rate, PREAMBLE))
319 preamble = SHORT_PREAMBLE;
320 else
321 preamble = PREAMBLE;
322
323 reg = DEVICE_GET_RATE_FIELD(rate, RATEMASK) & DEV_BASIC_RATEMASK;
324
325 rt73usb_register_write(rt2x00dev, TXRX_CSR5, reg);
326
327 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
328 value = ((conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME) ?
329 SHORT_DIFS : DIFS) +
330 PLCP + preamble + get_duration(ACK_SIZE, 10);
331 rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, value);
332 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
333
334 rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
Ivo van Doorn4f5af6eb2007-10-06 14:16:30 +0200335 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
336 (preamble == SHORT_PREAMBLE));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700337 rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
338}
339
340static void rt73usb_config_phymode(struct rt2x00_dev *rt2x00dev,
341 const int phymode)
342{
343 struct ieee80211_hw_mode *mode;
344 struct ieee80211_rate *rate;
345
346 if (phymode == MODE_IEEE80211A)
347 rt2x00dev->curr_hwmode = HWMODE_A;
348 else if (phymode == MODE_IEEE80211B)
349 rt2x00dev->curr_hwmode = HWMODE_B;
350 else
351 rt2x00dev->curr_hwmode = HWMODE_G;
352
353 mode = &rt2x00dev->hwmodes[rt2x00dev->curr_hwmode];
354 rate = &mode->rates[mode->num_rates - 1];
355
356 rt73usb_config_rate(rt2x00dev, rate->val2);
357}
358
359static void rt73usb_config_lock_channel(struct rt2x00_dev *rt2x00dev,
360 struct rf_channel *rf,
361 const int txpower)
362{
363 u8 r3;
364 u8 r94;
365 u8 smart;
366
367 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
368 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
369
370 smart = !(rt2x00_rf(&rt2x00dev->chip, RF5225) ||
371 rt2x00_rf(&rt2x00dev->chip, RF2527));
372
373 rt73usb_bbp_read(rt2x00dev, 3, &r3);
374 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
375 rt73usb_bbp_write(rt2x00dev, 3, r3);
376
377 r94 = 6;
378 if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
379 r94 += txpower - MAX_TXPOWER;
380 else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
381 r94 += txpower;
382 rt73usb_bbp_write(rt2x00dev, 94, r94);
383
384 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
385 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
386 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
387 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
388
389 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
390 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
391 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
392 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
393
394 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
395 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
396 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
397 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
398
399 udelay(10);
400}
401
402static void rt73usb_config_channel(struct rt2x00_dev *rt2x00dev,
403 const int index, const int channel,
404 const int txpower)
405{
406 struct rf_channel rf;
407
408 /*
409 * Fill rf_reg structure.
410 */
411 memcpy(&rf, &rt2x00dev->spec.channels[index], sizeof(rf));
412
413 rt73usb_config_lock_channel(rt2x00dev, &rf, txpower);
414}
415
416static void rt73usb_config_txpower(struct rt2x00_dev *rt2x00dev,
417 const int txpower)
418{
419 struct rf_channel rf;
420
421 rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
422 rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
423 rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
424 rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
425
426 rt73usb_config_lock_channel(rt2x00dev, &rf, txpower);
427}
428
429static void rt73usb_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
430 const int antenna_tx,
431 const int antenna_rx)
432{
433 u8 r3;
434 u8 r4;
435 u8 r77;
436
437 rt73usb_bbp_read(rt2x00dev, 3, &r3);
438 rt73usb_bbp_read(rt2x00dev, 4, &r4);
439 rt73usb_bbp_read(rt2x00dev, 77, &r77);
440
441 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
442
443 switch (antenna_rx) {
444 case ANTENNA_SW_DIVERSITY:
445 case ANTENNA_HW_DIVERSITY:
446 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
447 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
448 !!(rt2x00dev->curr_hwmode != HWMODE_A));
449 break;
450 case ANTENNA_A:
451 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
452 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
453
454 if (rt2x00dev->curr_hwmode == HWMODE_A)
455 rt2x00_set_field8(&r77, BBP_R77_PAIR, 0);
456 else
457 rt2x00_set_field8(&r77, BBP_R77_PAIR, 3);
458 break;
459 case ANTENNA_B:
460 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
461 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
462
463 if (rt2x00dev->curr_hwmode == HWMODE_A)
464 rt2x00_set_field8(&r77, BBP_R77_PAIR, 3);
465 else
466 rt2x00_set_field8(&r77, BBP_R77_PAIR, 0);
467 break;
468 }
469
470 rt73usb_bbp_write(rt2x00dev, 77, r77);
471 rt73usb_bbp_write(rt2x00dev, 3, r3);
472 rt73usb_bbp_write(rt2x00dev, 4, r4);
473}
474
475static void rt73usb_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
476 const int antenna_tx,
477 const int antenna_rx)
478{
479 u8 r3;
480 u8 r4;
481 u8 r77;
482
483 rt73usb_bbp_read(rt2x00dev, 3, &r3);
484 rt73usb_bbp_read(rt2x00dev, 4, &r4);
485 rt73usb_bbp_read(rt2x00dev, 77, &r77);
486
487 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
488 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
489 !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags));
490
491 switch (antenna_rx) {
492 case ANTENNA_SW_DIVERSITY:
493 case ANTENNA_HW_DIVERSITY:
494 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
495 break;
496 case ANTENNA_A:
497 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
498 rt2x00_set_field8(&r77, BBP_R77_PAIR, 3);
499 break;
500 case ANTENNA_B:
501 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
502 rt2x00_set_field8(&r77, BBP_R77_PAIR, 0);
503 break;
504 }
505
506 rt73usb_bbp_write(rt2x00dev, 77, r77);
507 rt73usb_bbp_write(rt2x00dev, 3, r3);
508 rt73usb_bbp_write(rt2x00dev, 4, r4);
509}
510
511struct antenna_sel {
512 u8 word;
513 /*
514 * value[0] -> non-LNA
515 * value[1] -> LNA
516 */
517 u8 value[2];
518};
519
520static const struct antenna_sel antenna_sel_a[] = {
521 { 96, { 0x58, 0x78 } },
522 { 104, { 0x38, 0x48 } },
523 { 75, { 0xfe, 0x80 } },
524 { 86, { 0xfe, 0x80 } },
525 { 88, { 0xfe, 0x80 } },
526 { 35, { 0x60, 0x60 } },
527 { 97, { 0x58, 0x58 } },
528 { 98, { 0x58, 0x58 } },
529};
530
531static const struct antenna_sel antenna_sel_bg[] = {
532 { 96, { 0x48, 0x68 } },
533 { 104, { 0x2c, 0x3c } },
534 { 75, { 0xfe, 0x80 } },
535 { 86, { 0xfe, 0x80 } },
536 { 88, { 0xfe, 0x80 } },
537 { 35, { 0x50, 0x50 } },
538 { 97, { 0x48, 0x48 } },
539 { 98, { 0x48, 0x48 } },
540};
541
542static void rt73usb_config_antenna(struct rt2x00_dev *rt2x00dev,
543 const int antenna_tx, const int antenna_rx)
544{
545 const struct antenna_sel *sel;
546 unsigned int lna;
547 unsigned int i;
548 u32 reg;
549
550 rt73usb_register_read(rt2x00dev, PHY_CSR0, &reg);
551
552 if (rt2x00dev->curr_hwmode == HWMODE_A) {
553 sel = antenna_sel_a;
554 lna = test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
555
556 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG, 0);
557 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A, 1);
558 } else {
559 sel = antenna_sel_bg;
560 lna = test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
561
562 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG, 1);
563 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A, 0);
564 }
565
566 for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
567 rt73usb_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
568
569 rt73usb_register_write(rt2x00dev, PHY_CSR0, reg);
570
571 if (rt2x00_rf(&rt2x00dev->chip, RF5226) ||
572 rt2x00_rf(&rt2x00dev->chip, RF5225))
573 rt73usb_config_antenna_5x(rt2x00dev, antenna_tx, antenna_rx);
574 else if (rt2x00_rf(&rt2x00dev->chip, RF2528) ||
575 rt2x00_rf(&rt2x00dev->chip, RF2527))
576 rt73usb_config_antenna_2x(rt2x00dev, antenna_tx, antenna_rx);
577}
578
579static void rt73usb_config_duration(struct rt2x00_dev *rt2x00dev,
580 const int short_slot_time,
581 const int beacon_int)
582{
583 u32 reg;
584
585 rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
586 rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME,
587 short_slot_time ? SHORT_SLOT_TIME : SLOT_TIME);
588 rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
589
590 rt73usb_register_read(rt2x00dev, MAC_CSR8, &reg);
591 rt2x00_set_field32(&reg, MAC_CSR8_SIFS, SIFS);
592 rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
593 rt2x00_set_field32(&reg, MAC_CSR8_EIFS, EIFS);
594 rt73usb_register_write(rt2x00dev, MAC_CSR8, reg);
595
596 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
597 rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
598 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
599
600 rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
601 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
602 rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
603
604 rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
605 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL, beacon_int * 16);
606 rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
607}
608
609static void rt73usb_config(struct rt2x00_dev *rt2x00dev,
610 const unsigned int flags,
611 struct ieee80211_conf *conf)
612{
613 int short_slot_time = conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME;
614
615 if (flags & CONFIG_UPDATE_PHYMODE)
616 rt73usb_config_phymode(rt2x00dev, conf->phymode);
617 if (flags & CONFIG_UPDATE_CHANNEL)
618 rt73usb_config_channel(rt2x00dev, conf->channel_val,
619 conf->channel, conf->power_level);
620 if ((flags & CONFIG_UPDATE_TXPOWER) && !(flags & CONFIG_UPDATE_CHANNEL))
621 rt73usb_config_txpower(rt2x00dev, conf->power_level);
622 if (flags & CONFIG_UPDATE_ANTENNA)
623 rt73usb_config_antenna(rt2x00dev, conf->antenna_sel_tx,
624 conf->antenna_sel_rx);
625 if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
626 rt73usb_config_duration(rt2x00dev, short_slot_time,
627 conf->beacon_int);
628}
629
630/*
631 * LED functions.
632 */
633static void rt73usb_enable_led(struct rt2x00_dev *rt2x00dev)
634{
635 u32 reg;
636
637 rt73usb_register_read(rt2x00dev, MAC_CSR14, &reg);
638 rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, 70);
639 rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, 30);
640 rt73usb_register_write(rt2x00dev, MAC_CSR14, reg);
641
642 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_RADIO_STATUS, 1);
643 if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A)
644 rt2x00_set_field16(&rt2x00dev->led_reg,
645 MCU_LEDCS_LINK_A_STATUS, 1);
646 else
647 rt2x00_set_field16(&rt2x00dev->led_reg,
648 MCU_LEDCS_LINK_BG_STATUS, 1);
649
650 rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, 0x0000,
651 rt2x00dev->led_reg, REGISTER_TIMEOUT);
652}
653
654static void rt73usb_disable_led(struct rt2x00_dev *rt2x00dev)
655{
656 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_RADIO_STATUS, 0);
657 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_BG_STATUS, 0);
658 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_A_STATUS, 0);
659
660 rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, 0x0000,
661 rt2x00dev->led_reg, REGISTER_TIMEOUT);
662}
663
664static void rt73usb_activity_led(struct rt2x00_dev *rt2x00dev, int rssi)
665{
666 u32 led;
667
668 if (rt2x00dev->led_mode != LED_MODE_SIGNAL_STRENGTH)
669 return;
670
671 /*
672 * Led handling requires a positive value for the rssi,
673 * to do that correctly we need to add the correction.
674 */
675 rssi += rt2x00dev->rssi_offset;
676
677 if (rssi <= 30)
678 led = 0;
679 else if (rssi <= 39)
680 led = 1;
681 else if (rssi <= 49)
682 led = 2;
683 else if (rssi <= 53)
684 led = 3;
685 else if (rssi <= 63)
686 led = 4;
687 else
688 led = 5;
689
690 rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, led,
691 rt2x00dev->led_reg, REGISTER_TIMEOUT);
692}
693
694/*
695 * Link tuning
696 */
697static void rt73usb_link_stats(struct rt2x00_dev *rt2x00dev)
698{
699 u32 reg;
700
701 /*
702 * Update FCS error count from register.
703 */
704 rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
705 rt2x00dev->link.rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
706
707 /*
708 * Update False CCA count from register.
709 */
710 rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
711 reg = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
712 rt2x00dev->link.false_cca =
713 rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
714}
715
716static void rt73usb_reset_tuner(struct rt2x00_dev *rt2x00dev)
717{
718 rt73usb_bbp_write(rt2x00dev, 17, 0x20);
719 rt2x00dev->link.vgc_level = 0x20;
720}
721
722static void rt73usb_link_tuner(struct rt2x00_dev *rt2x00dev)
723{
724 int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
725 u8 r17;
726 u8 up_bound;
727 u8 low_bound;
728
729 /*
730 * Update Led strength
731 */
732 rt73usb_activity_led(rt2x00dev, rssi);
733
734 rt73usb_bbp_read(rt2x00dev, 17, &r17);
735
736 /*
737 * Determine r17 bounds.
738 */
739 if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A) {
740 low_bound = 0x28;
741 up_bound = 0x48;
742
743 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
744 low_bound += 0x10;
745 up_bound += 0x10;
746 }
747 } else {
748 if (rssi > -82) {
749 low_bound = 0x1c;
750 up_bound = 0x40;
751 } else if (rssi > -84) {
752 low_bound = 0x1c;
753 up_bound = 0x20;
754 } else {
755 low_bound = 0x1c;
756 up_bound = 0x1c;
757 }
758
759 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
760 low_bound += 0x14;
761 up_bound += 0x10;
762 }
763 }
764
765 /*
766 * Special big-R17 for very short distance
767 */
768 if (rssi > -35) {
769 if (r17 != 0x60)
770 rt73usb_bbp_write(rt2x00dev, 17, 0x60);
771 return;
772 }
773
774 /*
775 * Special big-R17 for short distance
776 */
777 if (rssi >= -58) {
778 if (r17 != up_bound)
779 rt73usb_bbp_write(rt2x00dev, 17, up_bound);
780 return;
781 }
782
783 /*
784 * Special big-R17 for middle-short distance
785 */
786 if (rssi >= -66) {
787 low_bound += 0x10;
788 if (r17 != low_bound)
789 rt73usb_bbp_write(rt2x00dev, 17, low_bound);
790 return;
791 }
792
793 /*
794 * Special mid-R17 for middle distance
795 */
796 if (rssi >= -74) {
797 if (r17 != (low_bound + 0x10))
798 rt73usb_bbp_write(rt2x00dev, 17, low_bound + 0x08);
799 return;
800 }
801
802 /*
803 * Special case: Change up_bound based on the rssi.
804 * Lower up_bound when rssi is weaker then -74 dBm.
805 */
806 up_bound -= 2 * (-74 - rssi);
807 if (low_bound > up_bound)
808 up_bound = low_bound;
809
810 if (r17 > up_bound) {
811 rt73usb_bbp_write(rt2x00dev, 17, up_bound);
812 return;
813 }
814
815 /*
816 * r17 does not yet exceed upper limit, continue and base
817 * the r17 tuning on the false CCA count.
818 */
819 if (rt2x00dev->link.false_cca > 512 && r17 < up_bound) {
820 r17 += 4;
821 if (r17 > up_bound)
822 r17 = up_bound;
823 rt73usb_bbp_write(rt2x00dev, 17, r17);
824 } else if (rt2x00dev->link.false_cca < 100 && r17 > low_bound) {
825 r17 -= 4;
826 if (r17 < low_bound)
827 r17 = low_bound;
828 rt73usb_bbp_write(rt2x00dev, 17, r17);
829 }
830}
831
832/*
833 * Firmware name function.
834 */
835static char *rt73usb_get_firmware_name(struct rt2x00_dev *rt2x00dev)
836{
837 return FIRMWARE_RT2571;
838}
839
840/*
841 * Initialization functions.
842 */
843static int rt73usb_load_firmware(struct rt2x00_dev *rt2x00dev, void *data,
844 const size_t len)
845{
846 unsigned int i;
847 int status;
848 u32 reg;
849 char *ptr = data;
850 char *cache;
851 int buflen;
852 int timeout;
853
854 /*
855 * Wait for stable hardware.
856 */
857 for (i = 0; i < 100; i++) {
858 rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
859 if (reg)
860 break;
861 msleep(1);
862 }
863
864 if (!reg) {
865 ERROR(rt2x00dev, "Unstable hardware.\n");
866 return -EBUSY;
867 }
868
869 /*
870 * Write firmware to device.
871 * We setup a seperate cache for this action,
872 * since we are going to write larger chunks of data
873 * then normally used cache size.
874 */
875 cache = kmalloc(CSR_CACHE_SIZE_FIRMWARE, GFP_KERNEL);
876 if (!cache) {
877 ERROR(rt2x00dev, "Failed to allocate firmware cache.\n");
878 return -ENOMEM;
879 }
880
881 for (i = 0; i < len; i += CSR_CACHE_SIZE_FIRMWARE) {
882 buflen = min_t(int, len - i, CSR_CACHE_SIZE_FIRMWARE);
883 timeout = REGISTER_TIMEOUT * (buflen / sizeof(u32));
884
885 memcpy(cache, ptr, buflen);
886
887 rt2x00usb_vendor_request(rt2x00dev, USB_MULTI_WRITE,
888 USB_VENDOR_REQUEST_OUT,
889 FIRMWARE_IMAGE_BASE + i, 0x0000,
890 cache, buflen, timeout);
891
892 ptr += buflen;
893 }
894
895 kfree(cache);
896
897 /*
898 * Send firmware request to device to load firmware,
899 * we need to specify a long timeout time.
900 */
901 status = rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE,
902 0x0000, USB_MODE_FIRMWARE,
903 REGISTER_TIMEOUT_FIRMWARE);
904 if (status < 0) {
905 ERROR(rt2x00dev, "Failed to write Firmware to device.\n");
906 return status;
907 }
908
909 rt73usb_disable_led(rt2x00dev);
910
911 return 0;
912}
913
914static int rt73usb_init_registers(struct rt2x00_dev *rt2x00dev)
915{
916 u32 reg;
917
918 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
919 rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
920 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
921 rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
922 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
923
924 rt73usb_register_read(rt2x00dev, TXRX_CSR1, &reg);
925 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
926 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
927 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
928 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
929 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
930 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
931 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
932 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
933 rt73usb_register_write(rt2x00dev, TXRX_CSR1, reg);
934
935 /*
936 * CCK TXD BBP registers
937 */
938 rt73usb_register_read(rt2x00dev, TXRX_CSR2, &reg);
939 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
940 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
941 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
942 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
943 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
944 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
945 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
946 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
947 rt73usb_register_write(rt2x00dev, TXRX_CSR2, reg);
948
949 /*
950 * OFDM TXD BBP registers
951 */
952 rt73usb_register_read(rt2x00dev, TXRX_CSR3, &reg);
953 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
954 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
955 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
956 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
957 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
958 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
959 rt73usb_register_write(rt2x00dev, TXRX_CSR3, reg);
960
961 rt73usb_register_read(rt2x00dev, TXRX_CSR7, &reg);
962 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
963 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
964 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
965 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
966 rt73usb_register_write(rt2x00dev, TXRX_CSR7, reg);
967
968 rt73usb_register_read(rt2x00dev, TXRX_CSR8, &reg);
969 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
970 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
971 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
972 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
973 rt73usb_register_write(rt2x00dev, TXRX_CSR8, reg);
974
975 rt73usb_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
976
977 rt73usb_register_read(rt2x00dev, MAC_CSR6, &reg);
978 rt2x00_set_field32(&reg, MAC_CSR6_MAX_FRAME_UNIT, 0xfff);
979 rt73usb_register_write(rt2x00dev, MAC_CSR6, reg);
980
981 rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00000718);
982
983 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
984 return -EBUSY;
985
986 rt73usb_register_write(rt2x00dev, MAC_CSR13, 0x00007f00);
987
988 /*
989 * Invalidate all Shared Keys (SEC_CSR0),
990 * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
991 */
992 rt73usb_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
993 rt73usb_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
994 rt73usb_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
995
996 reg = 0x000023b0;
997 if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
998 rt2x00_rf(&rt2x00dev->chip, RF2527))
999 rt2x00_set_field32(&reg, PHY_CSR1_RF_RPI, 1);
1000 rt73usb_register_write(rt2x00dev, PHY_CSR1, reg);
1001
1002 rt73usb_register_write(rt2x00dev, PHY_CSR5, 0x00040a06);
1003 rt73usb_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
1004 rt73usb_register_write(rt2x00dev, PHY_CSR7, 0x00000408);
1005
1006 rt73usb_register_read(rt2x00dev, AC_TXOP_CSR0, &reg);
1007 rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC0_TX_OP, 0);
1008 rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC1_TX_OP, 0);
1009 rt73usb_register_write(rt2x00dev, AC_TXOP_CSR0, reg);
1010
1011 rt73usb_register_read(rt2x00dev, AC_TXOP_CSR1, &reg);
1012 rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC2_TX_OP, 192);
1013 rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC3_TX_OP, 48);
1014 rt73usb_register_write(rt2x00dev, AC_TXOP_CSR1, reg);
1015
1016 rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
1017 rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
1018 rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
1019
1020 /*
1021 * We must clear the error counters.
1022 * These registers are cleared on read,
1023 * so we may pass a useless variable to store the value.
1024 */
1025 rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
1026 rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
1027 rt73usb_register_read(rt2x00dev, STA_CSR2, &reg);
1028
1029 /*
1030 * Reset MAC and BBP registers.
1031 */
1032 rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
1033 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
1034 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
1035 rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
1036
1037 rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
1038 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
1039 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
1040 rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
1041
1042 rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
1043 rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
1044 rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
1045
1046 return 0;
1047}
1048
1049static int rt73usb_init_bbp(struct rt2x00_dev *rt2x00dev)
1050{
1051 unsigned int i;
1052 u16 eeprom;
1053 u8 reg_id;
1054 u8 value;
1055
1056 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1057 rt73usb_bbp_read(rt2x00dev, 0, &value);
1058 if ((value != 0xff) && (value != 0x00))
1059 goto continue_csr_init;
1060 NOTICE(rt2x00dev, "Waiting for BBP register.\n");
1061 udelay(REGISTER_BUSY_DELAY);
1062 }
1063
1064 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1065 return -EACCES;
1066
1067continue_csr_init:
1068 rt73usb_bbp_write(rt2x00dev, 3, 0x80);
1069 rt73usb_bbp_write(rt2x00dev, 15, 0x30);
1070 rt73usb_bbp_write(rt2x00dev, 21, 0xc8);
1071 rt73usb_bbp_write(rt2x00dev, 22, 0x38);
1072 rt73usb_bbp_write(rt2x00dev, 23, 0x06);
1073 rt73usb_bbp_write(rt2x00dev, 24, 0xfe);
1074 rt73usb_bbp_write(rt2x00dev, 25, 0x0a);
1075 rt73usb_bbp_write(rt2x00dev, 26, 0x0d);
1076 rt73usb_bbp_write(rt2x00dev, 32, 0x0b);
1077 rt73usb_bbp_write(rt2x00dev, 34, 0x12);
1078 rt73usb_bbp_write(rt2x00dev, 37, 0x07);
1079 rt73usb_bbp_write(rt2x00dev, 39, 0xf8);
1080 rt73usb_bbp_write(rt2x00dev, 41, 0x60);
1081 rt73usb_bbp_write(rt2x00dev, 53, 0x10);
1082 rt73usb_bbp_write(rt2x00dev, 54, 0x18);
1083 rt73usb_bbp_write(rt2x00dev, 60, 0x10);
1084 rt73usb_bbp_write(rt2x00dev, 61, 0x04);
1085 rt73usb_bbp_write(rt2x00dev, 62, 0x04);
1086 rt73usb_bbp_write(rt2x00dev, 75, 0xfe);
1087 rt73usb_bbp_write(rt2x00dev, 86, 0xfe);
1088 rt73usb_bbp_write(rt2x00dev, 88, 0xfe);
1089 rt73usb_bbp_write(rt2x00dev, 90, 0x0f);
1090 rt73usb_bbp_write(rt2x00dev, 99, 0x00);
1091 rt73usb_bbp_write(rt2x00dev, 102, 0x16);
1092 rt73usb_bbp_write(rt2x00dev, 107, 0x04);
1093
1094 DEBUG(rt2x00dev, "Start initialization from EEPROM...\n");
1095 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1096 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1097
1098 if (eeprom != 0xffff && eeprom != 0x0000) {
1099 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1100 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
1101 DEBUG(rt2x00dev, "BBP: 0x%02x, value: 0x%02x.\n",
1102 reg_id, value);
1103 rt73usb_bbp_write(rt2x00dev, reg_id, value);
1104 }
1105 }
1106 DEBUG(rt2x00dev, "...End initialization from EEPROM.\n");
1107
1108 return 0;
1109}
1110
1111/*
1112 * Device state switch handlers.
1113 */
1114static void rt73usb_toggle_rx(struct rt2x00_dev *rt2x00dev,
1115 enum dev_state state)
1116{
1117 u32 reg;
1118
1119 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
1120 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX,
1121 state == STATE_RADIO_RX_OFF);
1122 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
1123}
1124
1125static int rt73usb_enable_radio(struct rt2x00_dev *rt2x00dev)
1126{
1127 /*
1128 * Initialize all registers.
1129 */
1130 if (rt73usb_init_registers(rt2x00dev) ||
1131 rt73usb_init_bbp(rt2x00dev)) {
1132 ERROR(rt2x00dev, "Register initialization failed.\n");
1133 return -EIO;
1134 }
1135
1136 rt2x00usb_enable_radio(rt2x00dev);
1137
1138 /*
1139 * Enable LED
1140 */
1141 rt73usb_enable_led(rt2x00dev);
1142
1143 return 0;
1144}
1145
1146static void rt73usb_disable_radio(struct rt2x00_dev *rt2x00dev)
1147{
1148 /*
1149 * Disable LED
1150 */
1151 rt73usb_disable_led(rt2x00dev);
1152
1153 rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
1154
1155 /*
1156 * Disable synchronisation.
1157 */
1158 rt73usb_register_write(rt2x00dev, TXRX_CSR9, 0);
1159
1160 rt2x00usb_disable_radio(rt2x00dev);
1161}
1162
1163static int rt73usb_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
1164{
1165 u32 reg;
1166 unsigned int i;
1167 char put_to_sleep;
1168 char current_state;
1169
1170 put_to_sleep = (state != STATE_AWAKE);
1171
1172 rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
1173 rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
1174 rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
1175 rt73usb_register_write(rt2x00dev, MAC_CSR12, reg);
1176
1177 /*
1178 * Device is not guaranteed to be in the requested state yet.
1179 * We must wait until the register indicates that the
1180 * device has entered the correct state.
1181 */
1182 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1183 rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
1184 current_state =
1185 rt2x00_get_field32(reg, MAC_CSR12_BBP_CURRENT_STATE);
1186 if (current_state == !put_to_sleep)
1187 return 0;
1188 msleep(10);
1189 }
1190
1191 NOTICE(rt2x00dev, "Device failed to enter state %d, "
1192 "current device state %d.\n", !put_to_sleep, current_state);
1193
1194 return -EBUSY;
1195}
1196
1197static int rt73usb_set_device_state(struct rt2x00_dev *rt2x00dev,
1198 enum dev_state state)
1199{
1200 int retval = 0;
1201
1202 switch (state) {
1203 case STATE_RADIO_ON:
1204 retval = rt73usb_enable_radio(rt2x00dev);
1205 break;
1206 case STATE_RADIO_OFF:
1207 rt73usb_disable_radio(rt2x00dev);
1208 break;
1209 case STATE_RADIO_RX_ON:
1210 case STATE_RADIO_RX_OFF:
1211 rt73usb_toggle_rx(rt2x00dev, state);
1212 break;
1213 case STATE_DEEP_SLEEP:
1214 case STATE_SLEEP:
1215 case STATE_STANDBY:
1216 case STATE_AWAKE:
1217 retval = rt73usb_set_state(rt2x00dev, state);
1218 break;
1219 default:
1220 retval = -ENOTSUPP;
1221 break;
1222 }
1223
1224 return retval;
1225}
1226
1227/*
1228 * TX descriptor initialization
1229 */
1230static void rt73usb_write_tx_desc(struct rt2x00_dev *rt2x00dev,
1231 struct data_desc *txd,
Johannes Berg4150c572007-09-17 01:29:23 -04001232 struct txdata_entry_desc *desc,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001233 struct ieee80211_hdr *ieee80211hdr,
1234 unsigned int length,
1235 struct ieee80211_tx_control *control)
1236{
1237 u32 word;
1238
1239 /*
1240 * Start writing the descriptor words.
1241 */
1242 rt2x00_desc_read(txd, 1, &word);
1243 rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, desc->queue);
1244 rt2x00_set_field32(&word, TXD_W1_AIFSN, desc->aifs);
1245 rt2x00_set_field32(&word, TXD_W1_CWMIN, desc->cw_min);
1246 rt2x00_set_field32(&word, TXD_W1_CWMAX, desc->cw_max);
1247 rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, IEEE80211_HEADER);
1248 rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE, 1);
1249 rt2x00_desc_write(txd, 1, word);
1250
1251 rt2x00_desc_read(txd, 2, &word);
1252 rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, desc->signal);
1253 rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, desc->service);
1254 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, desc->length_low);
1255 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, desc->length_high);
1256 rt2x00_desc_write(txd, 2, word);
1257
1258 rt2x00_desc_read(txd, 5, &word);
1259 rt2x00_set_field32(&word, TXD_W5_TX_POWER,
1260 TXPOWER_TO_DEV(control->power_level));
1261 rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
1262 rt2x00_desc_write(txd, 5, word);
1263
1264 rt2x00_desc_read(txd, 0, &word);
1265 rt2x00_set_field32(&word, TXD_W0_BURST,
1266 test_bit(ENTRY_TXD_BURST, &desc->flags));
1267 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1268 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
1269 test_bit(ENTRY_TXD_MORE_FRAG, &desc->flags));
1270 rt2x00_set_field32(&word, TXD_W0_ACK,
1271 !(control->flags & IEEE80211_TXCTL_NO_ACK));
1272 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
1273 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &desc->flags));
1274 rt2x00_set_field32(&word, TXD_W0_OFDM,
1275 test_bit(ENTRY_TXD_OFDM_RATE, &desc->flags));
1276 rt2x00_set_field32(&word, TXD_W0_IFS, desc->ifs);
1277 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
1278 !!(control->flags &
1279 IEEE80211_TXCTL_LONG_RETRY_LIMIT));
1280 rt2x00_set_field32(&word, TXD_W0_TKIP_MIC, 0);
1281 rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, length);
1282 rt2x00_set_field32(&word, TXD_W0_BURST2,
1283 test_bit(ENTRY_TXD_BURST, &desc->flags));
1284 rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
1285 rt2x00_desc_write(txd, 0, word);
1286}
1287
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02001288static int rt73usb_get_tx_data_len(struct rt2x00_dev *rt2x00dev,
1289 int maxpacket, struct sk_buff *skb)
1290{
1291 int length;
1292
1293 /*
1294 * The length _must_ be a multiple of 4,
1295 * but it must _not_ be a multiple of the USB packet size.
1296 */
1297 length = roundup(skb->len, 4);
1298 length += (4 * !(length % maxpacket));
1299
1300 return length;
1301}
1302
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001303/*
1304 * TX data initialization
1305 */
1306static void rt73usb_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
1307 unsigned int queue)
1308{
1309 u32 reg;
1310
1311 if (queue != IEEE80211_TX_QUEUE_BEACON)
1312 return;
1313
1314 /*
1315 * For Wi-Fi faily generated beacons between participating stations.
1316 * Set TBTT phase adaptive adjustment step to 8us (default 16us)
1317 */
1318 rt73usb_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
1319
1320 rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
1321 if (!rt2x00_get_field32(reg, TXRX_CSR9_BEACON_GEN)) {
1322 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
1323 rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
1324 }
1325}
1326
1327/*
1328 * RX control handlers
1329 */
1330static int rt73usb_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
1331{
1332 u16 eeprom;
1333 u8 offset;
1334 u8 lna;
1335
1336 lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
1337 switch (lna) {
1338 case 3:
1339 offset = 90;
1340 break;
1341 case 2:
1342 offset = 74;
1343 break;
1344 case 1:
1345 offset = 64;
1346 break;
1347 default:
1348 return 0;
1349 }
1350
1351 if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A) {
1352 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
1353 if (lna == 3 || lna == 2)
1354 offset += 10;
1355 } else {
1356 if (lna == 3)
1357 offset += 6;
1358 else if (lna == 2)
1359 offset += 8;
1360 }
1361
1362 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
1363 offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
1364 } else {
1365 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
1366 offset += 14;
1367
1368 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
1369 offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
1370 }
1371
1372 return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
1373}
1374
Johannes Berg4150c572007-09-17 01:29:23 -04001375static void rt73usb_fill_rxdone(struct data_entry *entry,
1376 struct rxdata_entry_desc *desc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001377{
1378 struct data_desc *rxd = (struct data_desc *)entry->skb->data;
1379 u32 word0;
1380 u32 word1;
1381
1382 rt2x00_desc_read(rxd, 0, &word0);
1383 rt2x00_desc_read(rxd, 1, &word1);
1384
Johannes Berg4150c572007-09-17 01:29:23 -04001385 desc->flags = 0;
1386 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
1387 desc->flags |= RX_FLAG_FAILED_FCS_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001388
1389 /*
1390 * Obtain the status about this packet.
1391 */
Johannes Berg4150c572007-09-17 01:29:23 -04001392 desc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
1393 desc->rssi = rt73usb_agc_to_rssi(entry->ring->rt2x00dev, word1);
1394 desc->ofdm = rt2x00_get_field32(word0, RXD_W0_OFDM);
1395 desc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001396
1397 /*
1398 * Pull the skb to clear the descriptor area.
1399 */
1400 skb_pull(entry->skb, entry->ring->desc_size);
1401
Johannes Berg4150c572007-09-17 01:29:23 -04001402 return;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001403}
1404
1405/*
1406 * Device probe functions.
1407 */
1408static int rt73usb_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1409{
1410 u16 word;
1411 u8 *mac;
1412 s8 value;
1413
1414 rt2x00usb_eeprom_read(rt2x00dev, rt2x00dev->eeprom, EEPROM_SIZE);
1415
1416 /*
1417 * Start validation of the data that has been read.
1418 */
1419 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1420 if (!is_valid_ether_addr(mac)) {
Joe Perches0795af52007-10-03 17:59:30 -07001421 DECLARE_MAC_BUF(macbuf);
1422
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001423 random_ether_addr(mac);
Joe Perches0795af52007-10-03 17:59:30 -07001424 EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001425 }
1426
1427 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1428 if (word == 0xffff) {
1429 rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
1430 rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT, 2);
1431 rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT, 2);
1432 rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
1433 rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
1434 rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
1435 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5226);
1436 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
1437 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
1438 }
1439
1440 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
1441 if (word == 0xffff) {
1442 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA, 0);
1443 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
1444 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
1445 }
1446
1447 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
1448 if (word == 0xffff) {
1449 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_G, 0);
1450 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_A, 0);
1451 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_ACT, 0);
1452 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_0, 0);
1453 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_1, 0);
1454 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_2, 0);
1455 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_3, 0);
1456 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_4, 0);
1457 rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
1458 LED_MODE_DEFAULT);
1459 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
1460 EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
1461 }
1462
1463 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
1464 if (word == 0xffff) {
1465 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
1466 rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
1467 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
1468 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
1469 }
1470
1471 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
1472 if (word == 0xffff) {
1473 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
1474 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
1475 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
1476 EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
1477 } else {
1478 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
1479 if (value < -10 || value > 10)
1480 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
1481 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
1482 if (value < -10 || value > 10)
1483 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
1484 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
1485 }
1486
1487 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
1488 if (word == 0xffff) {
1489 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
1490 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
1491 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
1492 EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
1493 } else {
1494 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
1495 if (value < -10 || value > 10)
1496 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
1497 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
1498 if (value < -10 || value > 10)
1499 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
1500 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
1501 }
1502
1503 return 0;
1504}
1505
1506static int rt73usb_init_eeprom(struct rt2x00_dev *rt2x00dev)
1507{
1508 u32 reg;
1509 u16 value;
1510 u16 eeprom;
1511
1512 /*
1513 * Read EEPROM word for configuration.
1514 */
1515 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1516
1517 /*
1518 * Identify RF chipset.
1519 */
1520 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
1521 rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
1522 rt2x00_set_chip(rt2x00dev, RT2571, value, reg);
1523
1524 if (!rt2x00_rev(&rt2x00dev->chip, 0x25730)) {
1525 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
1526 return -ENODEV;
1527 }
1528
1529 if (!rt2x00_rf(&rt2x00dev->chip, RF5226) &&
1530 !rt2x00_rf(&rt2x00dev->chip, RF2528) &&
1531 !rt2x00_rf(&rt2x00dev->chip, RF5225) &&
1532 !rt2x00_rf(&rt2x00dev->chip, RF2527)) {
1533 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
1534 return -ENODEV;
1535 }
1536
1537 /*
1538 * Identify default antenna configuration.
1539 */
1540 rt2x00dev->hw->conf.antenna_sel_tx =
1541 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
1542 rt2x00dev->hw->conf.antenna_sel_rx =
1543 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1544
1545 /*
1546 * Read the Frame type.
1547 */
1548 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
1549 __set_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags);
1550
1551 /*
1552 * Read frequency offset.
1553 */
1554 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
1555 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
1556
1557 /*
1558 * Read external LNA informations.
1559 */
1560 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1561
1562 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA)) {
1563 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
1564 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
1565 }
1566
1567 /*
1568 * Store led settings, for correct led behaviour.
1569 */
1570 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
1571
1572 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LED_MODE,
1573 rt2x00dev->led_mode);
1574 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_0,
1575 rt2x00_get_field16(eeprom,
1576 EEPROM_LED_POLARITY_GPIO_0));
1577 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_1,
1578 rt2x00_get_field16(eeprom,
1579 EEPROM_LED_POLARITY_GPIO_1));
1580 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_2,
1581 rt2x00_get_field16(eeprom,
1582 EEPROM_LED_POLARITY_GPIO_2));
1583 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_3,
1584 rt2x00_get_field16(eeprom,
1585 EEPROM_LED_POLARITY_GPIO_3));
1586 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_4,
1587 rt2x00_get_field16(eeprom,
1588 EEPROM_LED_POLARITY_GPIO_4));
1589 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_ACT,
1590 rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
1591 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_READY_BG,
1592 rt2x00_get_field16(eeprom,
1593 EEPROM_LED_POLARITY_RDY_G));
1594 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_READY_A,
1595 rt2x00_get_field16(eeprom,
1596 EEPROM_LED_POLARITY_RDY_A));
1597
1598 return 0;
1599}
1600
1601/*
1602 * RF value list for RF2528
1603 * Supports: 2.4 GHz
1604 */
1605static const struct rf_channel rf_vals_bg_2528[] = {
1606 { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
1607 { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
1608 { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
1609 { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
1610 { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
1611 { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
1612 { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
1613 { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
1614 { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
1615 { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
1616 { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
1617 { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
1618 { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
1619 { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
1620};
1621
1622/*
1623 * RF value list for RF5226
1624 * Supports: 2.4 GHz & 5.2 GHz
1625 */
1626static const struct rf_channel rf_vals_5226[] = {
1627 { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
1628 { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
1629 { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
1630 { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
1631 { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
1632 { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
1633 { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
1634 { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
1635 { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
1636 { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
1637 { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
1638 { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
1639 { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
1640 { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
1641
1642 /* 802.11 UNI / HyperLan 2 */
1643 { 36, 0x00002c0c, 0x0000099a, 0x00098255, 0x000fea23 },
1644 { 40, 0x00002c0c, 0x000009a2, 0x00098255, 0x000fea03 },
1645 { 44, 0x00002c0c, 0x000009a6, 0x00098255, 0x000fea0b },
1646 { 48, 0x00002c0c, 0x000009aa, 0x00098255, 0x000fea13 },
1647 { 52, 0x00002c0c, 0x000009ae, 0x00098255, 0x000fea1b },
1648 { 56, 0x00002c0c, 0x000009b2, 0x00098255, 0x000fea23 },
1649 { 60, 0x00002c0c, 0x000009ba, 0x00098255, 0x000fea03 },
1650 { 64, 0x00002c0c, 0x000009be, 0x00098255, 0x000fea0b },
1651
1652 /* 802.11 HyperLan 2 */
1653 { 100, 0x00002c0c, 0x00000a2a, 0x000b8255, 0x000fea03 },
1654 { 104, 0x00002c0c, 0x00000a2e, 0x000b8255, 0x000fea0b },
1655 { 108, 0x00002c0c, 0x00000a32, 0x000b8255, 0x000fea13 },
1656 { 112, 0x00002c0c, 0x00000a36, 0x000b8255, 0x000fea1b },
1657 { 116, 0x00002c0c, 0x00000a3a, 0x000b8255, 0x000fea23 },
1658 { 120, 0x00002c0c, 0x00000a82, 0x000b8255, 0x000fea03 },
1659 { 124, 0x00002c0c, 0x00000a86, 0x000b8255, 0x000fea0b },
1660 { 128, 0x00002c0c, 0x00000a8a, 0x000b8255, 0x000fea13 },
1661 { 132, 0x00002c0c, 0x00000a8e, 0x000b8255, 0x000fea1b },
1662 { 136, 0x00002c0c, 0x00000a92, 0x000b8255, 0x000fea23 },
1663
1664 /* 802.11 UNII */
1665 { 140, 0x00002c0c, 0x00000a9a, 0x000b8255, 0x000fea03 },
1666 { 149, 0x00002c0c, 0x00000aa2, 0x000b8255, 0x000fea1f },
1667 { 153, 0x00002c0c, 0x00000aa6, 0x000b8255, 0x000fea27 },
1668 { 157, 0x00002c0c, 0x00000aae, 0x000b8255, 0x000fea07 },
1669 { 161, 0x00002c0c, 0x00000ab2, 0x000b8255, 0x000fea0f },
1670 { 165, 0x00002c0c, 0x00000ab6, 0x000b8255, 0x000fea17 },
1671
1672 /* MMAC(Japan)J52 ch 34,38,42,46 */
1673 { 34, 0x00002c0c, 0x0008099a, 0x000da255, 0x000d3a0b },
1674 { 38, 0x00002c0c, 0x0008099e, 0x000da255, 0x000d3a13 },
1675 { 42, 0x00002c0c, 0x000809a2, 0x000da255, 0x000d3a1b },
1676 { 46, 0x00002c0c, 0x000809a6, 0x000da255, 0x000d3a23 },
1677};
1678
1679/*
1680 * RF value list for RF5225 & RF2527
1681 * Supports: 2.4 GHz & 5.2 GHz
1682 */
1683static const struct rf_channel rf_vals_5225_2527[] = {
1684 { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
1685 { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
1686 { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
1687 { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
1688 { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
1689 { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
1690 { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
1691 { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
1692 { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
1693 { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
1694 { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
1695 { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
1696 { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
1697 { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
1698
1699 /* 802.11 UNI / HyperLan 2 */
1700 { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
1701 { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
1702 { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
1703 { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
1704 { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
1705 { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
1706 { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
1707 { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
1708
1709 /* 802.11 HyperLan 2 */
1710 { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
1711 { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
1712 { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
1713 { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
1714 { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
1715 { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
1716 { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
1717 { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
1718 { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
1719 { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
1720
1721 /* 802.11 UNII */
1722 { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
1723 { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
1724 { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
1725 { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
1726 { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
1727 { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
1728
1729 /* MMAC(Japan)J52 ch 34,38,42,46 */
1730 { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
1731 { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
1732 { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
1733 { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
1734};
1735
1736
1737static void rt73usb_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
1738{
1739 struct hw_mode_spec *spec = &rt2x00dev->spec;
1740 u8 *txpower;
1741 unsigned int i;
1742
1743 /*
1744 * Initialize all hw fields.
1745 */
1746 rt2x00dev->hw->flags =
1747 IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
Johannes Berg4150c572007-09-17 01:29:23 -04001748 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001749 rt2x00dev->hw->extra_tx_headroom = TXD_DESC_SIZE;
1750 rt2x00dev->hw->max_signal = MAX_SIGNAL;
1751 rt2x00dev->hw->max_rssi = MAX_RX_SSI;
1752 rt2x00dev->hw->queues = 5;
1753
1754 SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_usb(rt2x00dev)->dev);
1755 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
1756 rt2x00_eeprom_addr(rt2x00dev,
1757 EEPROM_MAC_ADDR_0));
1758
1759 /*
1760 * Convert tx_power array in eeprom.
1761 */
1762 txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
1763 for (i = 0; i < 14; i++)
1764 txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
1765
1766 /*
1767 * Initialize hw_mode information.
1768 */
1769 spec->num_modes = 2;
1770 spec->num_rates = 12;
1771 spec->tx_power_a = NULL;
1772 spec->tx_power_bg = txpower;
1773 spec->tx_power_default = DEFAULT_TXPOWER;
1774
1775 if (rt2x00_rf(&rt2x00dev->chip, RF2528)) {
1776 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2528);
1777 spec->channels = rf_vals_bg_2528;
1778 } else if (rt2x00_rf(&rt2x00dev->chip, RF5226)) {
1779 spec->num_channels = ARRAY_SIZE(rf_vals_5226);
1780 spec->channels = rf_vals_5226;
1781 } else if (rt2x00_rf(&rt2x00dev->chip, RF2527)) {
1782 spec->num_channels = 14;
1783 spec->channels = rf_vals_5225_2527;
1784 } else if (rt2x00_rf(&rt2x00dev->chip, RF5225)) {
1785 spec->num_channels = ARRAY_SIZE(rf_vals_5225_2527);
1786 spec->channels = rf_vals_5225_2527;
1787 }
1788
1789 if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
1790 rt2x00_rf(&rt2x00dev->chip, RF5226)) {
1791 spec->num_modes = 3;
1792
1793 txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
1794 for (i = 0; i < 14; i++)
1795 txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
1796
1797 spec->tx_power_a = txpower;
1798 }
1799}
1800
1801static int rt73usb_probe_hw(struct rt2x00_dev *rt2x00dev)
1802{
1803 int retval;
1804
1805 /*
1806 * Allocate eeprom data.
1807 */
1808 retval = rt73usb_validate_eeprom(rt2x00dev);
1809 if (retval)
1810 return retval;
1811
1812 retval = rt73usb_init_eeprom(rt2x00dev);
1813 if (retval)
1814 return retval;
1815
1816 /*
1817 * Initialize hw specifications.
1818 */
1819 rt73usb_probe_hw_mode(rt2x00dev);
1820
1821 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001822 * This device requires firmware
1823 */
Ivo van Doorn066cb632007-09-25 20:55:39 +02001824 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001825
1826 /*
1827 * Set the rssi offset.
1828 */
1829 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
1830
1831 return 0;
1832}
1833
1834/*
1835 * IEEE80211 stack callback functions.
1836 */
Johannes Berg4150c572007-09-17 01:29:23 -04001837static void rt73usb_configure_filter(struct ieee80211_hw *hw,
1838 unsigned int changed_flags,
1839 unsigned int *total_flags,
1840 int mc_count,
1841 struct dev_addr_list *mc_list)
1842{
1843 struct rt2x00_dev *rt2x00dev = hw->priv;
1844 struct interface *intf = &rt2x00dev->interface;
1845 u32 reg;
1846
1847 /*
1848 * Mask off any flags we are going to ignore from
1849 * the total_flags field.
1850 */
1851 *total_flags &=
1852 FIF_ALLMULTI |
1853 FIF_FCSFAIL |
1854 FIF_PLCPFAIL |
1855 FIF_CONTROL |
1856 FIF_OTHER_BSS |
1857 FIF_PROMISC_IN_BSS;
1858
1859 /*
1860 * Apply some rules to the filters:
1861 * - Some filters imply different filters to be set.
1862 * - Some things we can't filter out at all.
1863 * - Some filters are set based on interface type.
1864 */
1865 if (mc_count)
1866 *total_flags |= FIF_ALLMULTI;
Ivo van Doorn5886d0d2007-10-06 14:13:38 +02001867 if (*total_flags & FIF_OTHER_BSS ||
1868 *total_flags & FIF_PROMISC_IN_BSS)
Johannes Berg4150c572007-09-17 01:29:23 -04001869 *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
1870 if (is_interface_type(intf, IEEE80211_IF_TYPE_AP))
1871 *total_flags |= FIF_PROMISC_IN_BSS;
1872
1873 /*
1874 * Check if there is any work left for us.
1875 */
1876 if (intf->filter == *total_flags)
1877 return;
1878 intf->filter = *total_flags;
1879
1880 /*
1881 * When in atomic context, reschedule and let rt2x00lib
1882 * call this function again.
1883 */
1884 if (in_atomic()) {
1885 queue_work(rt2x00dev->hw->workqueue, &rt2x00dev->filter_work);
1886 return;
1887 }
1888
1889 /*
1890 * Start configuration steps.
1891 * Note that the version error will always be dropped
1892 * and broadcast frames will always be accepted since
1893 * there is no filter for it at this time.
1894 */
1895 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
1896 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
1897 !(*total_flags & FIF_FCSFAIL));
1898 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
1899 !(*total_flags & FIF_PLCPFAIL));
1900 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
1901 !(*total_flags & FIF_CONTROL));
1902 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
1903 !(*total_flags & FIF_PROMISC_IN_BSS));
1904 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
1905 !(*total_flags & FIF_PROMISC_IN_BSS));
1906 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
1907 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
1908 !(*total_flags & FIF_ALLMULTI));
1909 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
1910 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS, 1);
1911 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
1912}
1913
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001914static int rt73usb_set_retry_limit(struct ieee80211_hw *hw,
1915 u32 short_retry, u32 long_retry)
1916{
1917 struct rt2x00_dev *rt2x00dev = hw->priv;
1918 u32 reg;
1919
1920 rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
1921 rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT, long_retry);
1922 rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT, short_retry);
1923 rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
1924
1925 return 0;
1926}
1927
1928#if 0
1929/*
1930 * Mac80211 demands get_tsf must be atomic.
1931 * This is not possible for rt73usb since all register access
1932 * functions require sleeping. Untill mac80211 no longer needs
1933 * get_tsf to be atomic, this function should be disabled.
1934 */
1935static u64 rt73usb_get_tsf(struct ieee80211_hw *hw)
1936{
1937 struct rt2x00_dev *rt2x00dev = hw->priv;
1938 u64 tsf;
1939 u32 reg;
1940
1941 rt73usb_register_read(rt2x00dev, TXRX_CSR13, &reg);
1942 tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
1943 rt73usb_register_read(rt2x00dev, TXRX_CSR12, &reg);
1944 tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
1945
1946 return tsf;
1947}
1948#endif
1949
1950static void rt73usb_reset_tsf(struct ieee80211_hw *hw)
1951{
1952 struct rt2x00_dev *rt2x00dev = hw->priv;
1953
1954 rt73usb_register_write(rt2x00dev, TXRX_CSR12, 0);
1955 rt73usb_register_write(rt2x00dev, TXRX_CSR13, 0);
1956}
1957
Ivo van Doorn24845912007-09-25 20:53:43 +02001958static int rt73usb_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001959 struct ieee80211_tx_control *control)
1960{
1961 struct rt2x00_dev *rt2x00dev = hw->priv;
1962 int timeout;
1963
1964 /*
1965 * Just in case the ieee80211 doesn't set this,
1966 * but we need this queue set for the descriptor
1967 * initialization.
1968 */
1969 control->queue = IEEE80211_TX_QUEUE_BEACON;
1970
1971 /*
1972 * First we create the beacon.
1973 */
1974 skb_push(skb, TXD_DESC_SIZE);
1975 rt2x00lib_write_tx_desc(rt2x00dev, (struct data_desc *)skb->data,
1976 (struct ieee80211_hdr *)(skb->data +
1977 TXD_DESC_SIZE),
1978 skb->len - TXD_DESC_SIZE, control);
1979
1980 /*
1981 * Write entire beacon with descriptor to register,
1982 * and kick the beacon generator.
1983 */
1984 timeout = REGISTER_TIMEOUT * (skb->len / sizeof(u32));
1985 rt2x00usb_vendor_request(rt2x00dev, USB_MULTI_WRITE,
1986 USB_VENDOR_REQUEST_OUT,
1987 HW_BEACON_BASE0, 0x0000,
1988 skb->data, skb->len, timeout);
1989 rt73usb_kick_tx_queue(rt2x00dev, IEEE80211_TX_QUEUE_BEACON);
1990
1991 return 0;
1992}
1993
1994static const struct ieee80211_ops rt73usb_mac80211_ops = {
1995 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04001996 .start = rt2x00mac_start,
1997 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001998 .add_interface = rt2x00mac_add_interface,
1999 .remove_interface = rt2x00mac_remove_interface,
2000 .config = rt2x00mac_config,
2001 .config_interface = rt2x00mac_config_interface,
Johannes Berg4150c572007-09-17 01:29:23 -04002002 .configure_filter = rt73usb_configure_filter,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002003 .get_stats = rt2x00mac_get_stats,
2004 .set_retry_limit = rt73usb_set_retry_limit,
2005 .conf_tx = rt2x00mac_conf_tx,
2006 .get_tx_stats = rt2x00mac_get_tx_stats,
2007#if 0
2008/*
2009 * See comment at the rt73usb_get_tsf function.
2010 */
2011 .get_tsf = rt73usb_get_tsf,
2012#endif
2013 .reset_tsf = rt73usb_reset_tsf,
2014 .beacon_update = rt73usb_beacon_update,
2015};
2016
2017static const struct rt2x00lib_ops rt73usb_rt2x00_ops = {
2018 .probe_hw = rt73usb_probe_hw,
2019 .get_firmware_name = rt73usb_get_firmware_name,
2020 .load_firmware = rt73usb_load_firmware,
2021 .initialize = rt2x00usb_initialize,
2022 .uninitialize = rt2x00usb_uninitialize,
2023 .set_device_state = rt73usb_set_device_state,
2024 .link_stats = rt73usb_link_stats,
2025 .reset_tuner = rt73usb_reset_tuner,
2026 .link_tuner = rt73usb_link_tuner,
2027 .write_tx_desc = rt73usb_write_tx_desc,
2028 .write_tx_data = rt2x00usb_write_tx_data,
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02002029 .get_tx_data_len = rt73usb_get_tx_data_len,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002030 .kick_tx_queue = rt73usb_kick_tx_queue,
2031 .fill_rxdone = rt73usb_fill_rxdone,
2032 .config_mac_addr = rt73usb_config_mac_addr,
2033 .config_bssid = rt73usb_config_bssid,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002034 .config_type = rt73usb_config_type,
2035 .config = rt73usb_config,
2036};
2037
2038static const struct rt2x00_ops rt73usb_ops = {
2039 .name = DRV_NAME,
2040 .rxd_size = RXD_DESC_SIZE,
2041 .txd_size = TXD_DESC_SIZE,
2042 .eeprom_size = EEPROM_SIZE,
2043 .rf_size = RF_SIZE,
2044 .lib = &rt73usb_rt2x00_ops,
2045 .hw = &rt73usb_mac80211_ops,
2046#ifdef CONFIG_RT2X00_LIB_DEBUGFS
2047 .debugfs = &rt73usb_rt2x00debug,
2048#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
2049};
2050
2051/*
2052 * rt73usb module information.
2053 */
2054static struct usb_device_id rt73usb_device_table[] = {
2055 /* AboCom */
2056 { USB_DEVICE(0x07b8, 0xb21d), USB_DEVICE_DATA(&rt73usb_ops) },
2057 /* Askey */
2058 { USB_DEVICE(0x1690, 0x0722), USB_DEVICE_DATA(&rt73usb_ops) },
2059 /* ASUS */
2060 { USB_DEVICE(0x0b05, 0x1723), USB_DEVICE_DATA(&rt73usb_ops) },
2061 { USB_DEVICE(0x0b05, 0x1724), USB_DEVICE_DATA(&rt73usb_ops) },
2062 /* Belkin */
2063 { USB_DEVICE(0x050d, 0x7050), USB_DEVICE_DATA(&rt73usb_ops) },
2064 { USB_DEVICE(0x050d, 0x705a), USB_DEVICE_DATA(&rt73usb_ops) },
2065 { USB_DEVICE(0x050d, 0x905b), USB_DEVICE_DATA(&rt73usb_ops) },
2066 /* Billionton */
2067 { USB_DEVICE(0x1631, 0xc019), USB_DEVICE_DATA(&rt73usb_ops) },
2068 /* Buffalo */
2069 { USB_DEVICE(0x0411, 0x00f4), USB_DEVICE_DATA(&rt73usb_ops) },
2070 /* CNet */
2071 { USB_DEVICE(0x1371, 0x9022), USB_DEVICE_DATA(&rt73usb_ops) },
2072 { USB_DEVICE(0x1371, 0x9032), USB_DEVICE_DATA(&rt73usb_ops) },
2073 /* Conceptronic */
2074 { USB_DEVICE(0x14b2, 0x3c22), USB_DEVICE_DATA(&rt73usb_ops) },
2075 /* D-Link */
2076 { USB_DEVICE(0x07d1, 0x3c03), USB_DEVICE_DATA(&rt73usb_ops) },
2077 { USB_DEVICE(0x07d1, 0x3c04), USB_DEVICE_DATA(&rt73usb_ops) },
2078 /* Gemtek */
2079 { USB_DEVICE(0x15a9, 0x0004), USB_DEVICE_DATA(&rt73usb_ops) },
2080 /* Gigabyte */
2081 { USB_DEVICE(0x1044, 0x8008), USB_DEVICE_DATA(&rt73usb_ops) },
2082 { USB_DEVICE(0x1044, 0x800a), USB_DEVICE_DATA(&rt73usb_ops) },
2083 /* Huawei-3Com */
2084 { USB_DEVICE(0x1472, 0x0009), USB_DEVICE_DATA(&rt73usb_ops) },
2085 /* Hercules */
2086 { USB_DEVICE(0x06f8, 0xe010), USB_DEVICE_DATA(&rt73usb_ops) },
2087 { USB_DEVICE(0x06f8, 0xe020), USB_DEVICE_DATA(&rt73usb_ops) },
2088 /* Linksys */
2089 { USB_DEVICE(0x13b1, 0x0020), USB_DEVICE_DATA(&rt73usb_ops) },
2090 { USB_DEVICE(0x13b1, 0x0023), USB_DEVICE_DATA(&rt73usb_ops) },
2091 /* MSI */
2092 { USB_DEVICE(0x0db0, 0x6877), USB_DEVICE_DATA(&rt73usb_ops) },
2093 { USB_DEVICE(0x0db0, 0x6874), USB_DEVICE_DATA(&rt73usb_ops) },
2094 { USB_DEVICE(0x0db0, 0xa861), USB_DEVICE_DATA(&rt73usb_ops) },
2095 { USB_DEVICE(0x0db0, 0xa874), USB_DEVICE_DATA(&rt73usb_ops) },
2096 /* Ralink */
2097 { USB_DEVICE(0x148f, 0x2573), USB_DEVICE_DATA(&rt73usb_ops) },
2098 { USB_DEVICE(0x148f, 0x2671), USB_DEVICE_DATA(&rt73usb_ops) },
2099 /* Qcom */
2100 { USB_DEVICE(0x18e8, 0x6196), USB_DEVICE_DATA(&rt73usb_ops) },
2101 { USB_DEVICE(0x18e8, 0x6229), USB_DEVICE_DATA(&rt73usb_ops) },
2102 { USB_DEVICE(0x18e8, 0x6238), USB_DEVICE_DATA(&rt73usb_ops) },
2103 /* Senao */
2104 { USB_DEVICE(0x1740, 0x7100), USB_DEVICE_DATA(&rt73usb_ops) },
2105 /* Sitecom */
2106 { USB_DEVICE(0x0df6, 0x9712), USB_DEVICE_DATA(&rt73usb_ops) },
2107 { USB_DEVICE(0x0df6, 0x90ac), USB_DEVICE_DATA(&rt73usb_ops) },
2108 /* Surecom */
2109 { USB_DEVICE(0x0769, 0x31f3), USB_DEVICE_DATA(&rt73usb_ops) },
2110 /* Planex */
2111 { USB_DEVICE(0x2019, 0xab01), USB_DEVICE_DATA(&rt73usb_ops) },
2112 { USB_DEVICE(0x2019, 0xab50), USB_DEVICE_DATA(&rt73usb_ops) },
2113 { 0, }
2114};
2115
2116MODULE_AUTHOR(DRV_PROJECT);
2117MODULE_VERSION(DRV_VERSION);
2118MODULE_DESCRIPTION("Ralink RT73 USB Wireless LAN driver.");
2119MODULE_SUPPORTED_DEVICE("Ralink RT2571W & RT2671 USB chipset based cards");
2120MODULE_DEVICE_TABLE(usb, rt73usb_device_table);
2121MODULE_FIRMWARE(FIRMWARE_RT2571);
2122MODULE_LICENSE("GPL");
2123
2124static struct usb_driver rt73usb_driver = {
2125 .name = DRV_NAME,
2126 .id_table = rt73usb_device_table,
2127 .probe = rt2x00usb_probe,
2128 .disconnect = rt2x00usb_disconnect,
2129 .suspend = rt2x00usb_suspend,
2130 .resume = rt2x00usb_resume,
2131};
2132
2133static int __init rt73usb_init(void)
2134{
2135 return usb_register(&rt73usb_driver);
2136}
2137
2138static void __exit rt73usb_exit(void)
2139{
2140 usb_deregister(&rt73usb_driver);
2141}
2142
2143module_init(rt73usb_init);
2144module_exit(rt73usb_exit);