blob: 000922abcb87df4f16c595937da300d48ee89cf7 [file] [log] [blame]
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001/*
2 * OMAP2 McSPI controller driver
3 *
4 * Copyright (C) 2005, 2006 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and
Charulatha V1a5d8192011-02-02 17:52:14 +05306 * Juha Yrj�l� <juha.yrjola@nokia.com>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
22 */
23
24#include <linux/kernel.h>
25#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/module.h>
28#include <linux/device.h>
29#include <linux/delay.h>
30#include <linux/dma-mapping.h>
Russell King53741ed2012-04-23 13:51:48 +010031#include <linux/dmaengine.h>
32#include <linux/omap-dma.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070033#include <linux/platform_device.h>
34#include <linux/err.h>
35#include <linux/clk.h>
36#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Govindraj.R1f1a4382011-02-02 17:52:15 +053038#include <linux/pm_runtime.h>
Benoit Coussond5a80032012-02-15 18:37:34 +010039#include <linux/of.h>
40#include <linux/of_device.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070041
42#include <linux/spi/spi.h>
43
Arnd Bergmann22037472012-08-24 15:21:06 +020044#include <linux/platform_data/spi-omap2-mcspi.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070045
46#define OMAP2_MCSPI_MAX_FREQ 48000000
Shubhrajyoti D27b52842012-03-26 17:04:22 +053047#define SPI_AUTOSUSPEND_TIMEOUT 2000
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070048
49#define OMAP2_MCSPI_REVISION 0x00
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070050#define OMAP2_MCSPI_SYSSTATUS 0x14
51#define OMAP2_MCSPI_IRQSTATUS 0x18
52#define OMAP2_MCSPI_IRQENABLE 0x1c
53#define OMAP2_MCSPI_WAKEUPENABLE 0x20
54#define OMAP2_MCSPI_SYST 0x24
55#define OMAP2_MCSPI_MODULCTRL 0x28
56
57/* per-channel banks, 0x14 bytes each, first is: */
58#define OMAP2_MCSPI_CHCONF0 0x2c
59#define OMAP2_MCSPI_CHSTAT0 0x30
60#define OMAP2_MCSPI_CHCTRL0 0x34
61#define OMAP2_MCSPI_TX0 0x38
62#define OMAP2_MCSPI_RX0 0x3c
63
64/* per-register bitmasks: */
65
Jouni Hogander7a8fa722009-09-22 16:45:58 -070066#define OMAP2_MCSPI_MODULCTRL_SINGLE BIT(0)
67#define OMAP2_MCSPI_MODULCTRL_MS BIT(2)
68#define OMAP2_MCSPI_MODULCTRL_STEST BIT(3)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070069
Jouni Hogander7a8fa722009-09-22 16:45:58 -070070#define OMAP2_MCSPI_CHCONF_PHA BIT(0)
71#define OMAP2_MCSPI_CHCONF_POL BIT(1)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070072#define OMAP2_MCSPI_CHCONF_CLKD_MASK (0x0f << 2)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070073#define OMAP2_MCSPI_CHCONF_EPOL BIT(6)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070074#define OMAP2_MCSPI_CHCONF_WL_MASK (0x1f << 7)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070075#define OMAP2_MCSPI_CHCONF_TRM_RX_ONLY BIT(12)
76#define OMAP2_MCSPI_CHCONF_TRM_TX_ONLY BIT(13)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070077#define OMAP2_MCSPI_CHCONF_TRM_MASK (0x03 << 12)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070078#define OMAP2_MCSPI_CHCONF_DMAW BIT(14)
79#define OMAP2_MCSPI_CHCONF_DMAR BIT(15)
80#define OMAP2_MCSPI_CHCONF_DPE0 BIT(16)
81#define OMAP2_MCSPI_CHCONF_DPE1 BIT(17)
82#define OMAP2_MCSPI_CHCONF_IS BIT(18)
83#define OMAP2_MCSPI_CHCONF_TURBO BIT(19)
84#define OMAP2_MCSPI_CHCONF_FORCE BIT(20)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070085
Jouni Hogander7a8fa722009-09-22 16:45:58 -070086#define OMAP2_MCSPI_CHSTAT_RXS BIT(0)
87#define OMAP2_MCSPI_CHSTAT_TXS BIT(1)
88#define OMAP2_MCSPI_CHSTAT_EOT BIT(2)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070089
Jouni Hogander7a8fa722009-09-22 16:45:58 -070090#define OMAP2_MCSPI_CHCTRL_EN BIT(0)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070091
Jouni Hogander7a8fa722009-09-22 16:45:58 -070092#define OMAP2_MCSPI_WAKEUPENABLE_WKEN BIT(0)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070093
94/* We have 2 DMA channels per CS, one for RX and one for TX */
95struct omap2_mcspi_dma {
Russell King53741ed2012-04-23 13:51:48 +010096 struct dma_chan *dma_tx;
97 struct dma_chan *dma_rx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070098
99 int dma_tx_sync_dev;
100 int dma_rx_sync_dev;
101
102 struct completion dma_tx_completion;
103 struct completion dma_rx_completion;
104};
105
106/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
107 * cache operations; better heuristics consider wordsize and bitrate.
108 */
Roman Tereshonkov8b66c132010-04-12 09:07:54 +0000109#define DMA_MIN_BYTES 160
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700110
111
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530112/*
113 * Used for context save and restore, structure members to be updated whenever
114 * corresponding registers are modified.
115 */
116struct omap2_mcspi_regs {
117 u32 modulctrl;
118 u32 wakeupenable;
119 struct list_head cs;
120};
121
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700122struct omap2_mcspi {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700123 struct spi_master *master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700124 /* Virtual base address of the controller */
125 void __iomem *base;
Russell Kinge5480b732008-09-01 21:51:50 +0100126 unsigned long phys;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700127 /* SPI1 has 4 channels, while SPI2 has 2 */
128 struct omap2_mcspi_dma *dma_channels;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530129 struct device *dev;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530130 struct omap2_mcspi_regs ctx;
Daniel Mack0384e902012-10-07 18:19:44 +0200131 unsigned int pin_dir:1;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700132};
133
134struct omap2_mcspi_cs {
135 void __iomem *base;
Russell Kinge5480b732008-09-01 21:51:50 +0100136 unsigned long phys;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700137 int word_len;
Tero Kristo89c05372009-09-22 16:46:17 -0700138 struct list_head node;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700139 /* Context save and restore shadow register */
140 u32 chconf0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700141};
142
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700143static inline void mcspi_write_reg(struct spi_master *master,
144 int idx, u32 val)
145{
146 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
147
148 __raw_writel(val, mcspi->base + idx);
149}
150
151static inline u32 mcspi_read_reg(struct spi_master *master, int idx)
152{
153 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
154
155 return __raw_readl(mcspi->base + idx);
156}
157
158static inline void mcspi_write_cs_reg(const struct spi_device *spi,
159 int idx, u32 val)
160{
161 struct omap2_mcspi_cs *cs = spi->controller_state;
162
163 __raw_writel(val, cs->base + idx);
164}
165
166static inline u32 mcspi_read_cs_reg(const struct spi_device *spi, int idx)
167{
168 struct omap2_mcspi_cs *cs = spi->controller_state;
169
170 return __raw_readl(cs->base + idx);
171}
172
Hemanth Va41ae1a2009-09-22 16:46:16 -0700173static inline u32 mcspi_cached_chconf0(const struct spi_device *spi)
174{
175 struct omap2_mcspi_cs *cs = spi->controller_state;
176
177 return cs->chconf0;
178}
179
180static inline void mcspi_write_chconf0(const struct spi_device *spi, u32 val)
181{
182 struct omap2_mcspi_cs *cs = spi->controller_state;
183
184 cs->chconf0 = val;
185 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCONF0, val);
Roman Tereshonkova330ce22010-03-15 09:06:28 +0000186 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCONF0);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700187}
188
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700189static void omap2_mcspi_set_dma_req(const struct spi_device *spi,
190 int is_read, int enable)
191{
192 u32 l, rw;
193
Hemanth Va41ae1a2009-09-22 16:46:16 -0700194 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700195
196 if (is_read) /* 1 is read, 0 write */
197 rw = OMAP2_MCSPI_CHCONF_DMAR;
198 else
199 rw = OMAP2_MCSPI_CHCONF_DMAW;
200
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530201 if (enable)
202 l |= rw;
203 else
204 l &= ~rw;
205
Hemanth Va41ae1a2009-09-22 16:46:16 -0700206 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700207}
208
209static void omap2_mcspi_set_enable(const struct spi_device *spi, int enable)
210{
211 u32 l;
212
213 l = enable ? OMAP2_MCSPI_CHCTRL_EN : 0;
214 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, l);
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000215 /* Flash post-writes */
216 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCTRL0);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700217}
218
219static void omap2_mcspi_force_cs(struct spi_device *spi, int cs_active)
220{
221 u32 l;
222
Hemanth Va41ae1a2009-09-22 16:46:16 -0700223 l = mcspi_cached_chconf0(spi);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530224 if (cs_active)
225 l |= OMAP2_MCSPI_CHCONF_FORCE;
226 else
227 l &= ~OMAP2_MCSPI_CHCONF_FORCE;
228
Hemanth Va41ae1a2009-09-22 16:46:16 -0700229 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700230}
231
232static void omap2_mcspi_set_master_mode(struct spi_master *master)
233{
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530234 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
235 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700236 u32 l;
237
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530238 /*
239 * Setup when switching from (reset default) slave mode
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700240 * to single-channel master mode
241 */
242 l = mcspi_read_reg(master, OMAP2_MCSPI_MODULCTRL);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530243 l &= ~(OMAP2_MCSPI_MODULCTRL_STEST | OMAP2_MCSPI_MODULCTRL_MS);
244 l |= OMAP2_MCSPI_MODULCTRL_SINGLE;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700245 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, l);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700246
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530247 ctx->modulctrl = l;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700248}
249
250static void omap2_mcspi_restore_ctx(struct omap2_mcspi *mcspi)
251{
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530252 struct spi_master *spi_cntrl = mcspi->master;
253 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
254 struct omap2_mcspi_cs *cs;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700255
256 /* McSPI: context restore */
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530257 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_MODULCTRL, ctx->modulctrl);
258 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_WAKEUPENABLE, ctx->wakeupenable);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700259
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530260 list_for_each_entry(cs, &ctx->cs, node)
Tero Kristo89c05372009-09-22 16:46:17 -0700261 __raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700262}
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700263
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530264static int omap2_prepare_transfer(struct spi_master *master)
265{
266 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
267
268 pm_runtime_get_sync(mcspi->dev);
269 return 0;
270}
271
272static int omap2_unprepare_transfer(struct spi_master *master)
273{
274 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
275
276 pm_runtime_mark_last_busy(mcspi->dev);
277 pm_runtime_put_autosuspend(mcspi->dev);
278 return 0;
279}
280
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300281static int mcspi_wait_for_reg_bit(void __iomem *reg, unsigned long bit)
282{
283 unsigned long timeout;
284
285 timeout = jiffies + msecs_to_jiffies(1000);
286 while (!(__raw_readl(reg) & bit)) {
Sebastian Andrzej Siewiorff23fa32013-03-21 13:22:48 +0100287 if (time_after(jiffies, timeout)) {
288 if (!(__raw_readl(reg) & bit))
289 return -ETIMEDOUT;
290 else
291 return 0;
292 }
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300293 cpu_relax();
294 }
295 return 0;
296}
297
Russell King53741ed2012-04-23 13:51:48 +0100298static void omap2_mcspi_rx_callback(void *data)
299{
300 struct spi_device *spi = data;
301 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
302 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
303
Russell King53741ed2012-04-23 13:51:48 +0100304 /* We must disable the DMA RX request */
305 omap2_mcspi_set_dma_req(spi, 1, 0);
Felipe Balbi830379e2012-12-12 10:45:59 +0200306
307 complete(&mcspi_dma->dma_rx_completion);
Russell King53741ed2012-04-23 13:51:48 +0100308}
309
310static void omap2_mcspi_tx_callback(void *data)
311{
312 struct spi_device *spi = data;
313 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
314 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
315
Russell King53741ed2012-04-23 13:51:48 +0100316 /* We must disable the DMA TX request */
317 omap2_mcspi_set_dma_req(spi, 0, 0);
Felipe Balbi830379e2012-12-12 10:45:59 +0200318
319 complete(&mcspi_dma->dma_tx_completion);
Russell King53741ed2012-04-23 13:51:48 +0100320}
321
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530322static void omap2_mcspi_tx_dma(struct spi_device *spi,
323 struct spi_transfer *xfer,
324 struct dma_slave_config cfg)
325{
326 struct omap2_mcspi *mcspi;
327 struct omap2_mcspi_dma *mcspi_dma;
328 unsigned int count;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530329
330 mcspi = spi_master_get_devdata(spi->master);
331 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
332 count = xfer->len;
333
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530334 if (mcspi_dma->dma_tx) {
335 struct dma_async_tx_descriptor *tx;
336 struct scatterlist sg;
337
338 dmaengine_slave_config(mcspi_dma->dma_tx, &cfg);
339
340 sg_init_table(&sg, 1);
341 sg_dma_address(&sg) = xfer->tx_dma;
342 sg_dma_len(&sg) = xfer->len;
343
344 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_tx, &sg, 1,
345 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
346 if (tx) {
347 tx->callback = omap2_mcspi_tx_callback;
348 tx->callback_param = spi;
349 dmaengine_submit(tx);
350 } else {
351 /* FIXME: fall back to PIO? */
352 }
353 }
354 dma_async_issue_pending(mcspi_dma->dma_tx);
355 omap2_mcspi_set_dma_req(spi, 0, 1);
356
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530357}
358
359static unsigned
360omap2_mcspi_rx_dma(struct spi_device *spi, struct spi_transfer *xfer,
361 struct dma_slave_config cfg,
362 unsigned es)
363{
364 struct omap2_mcspi *mcspi;
365 struct omap2_mcspi_dma *mcspi_dma;
366 unsigned int count;
367 u32 l;
368 int elements = 0;
369 int word_len, element_count;
370 struct omap2_mcspi_cs *cs = spi->controller_state;
371 mcspi = spi_master_get_devdata(spi->master);
372 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
373 count = xfer->len;
374 word_len = cs->word_len;
375 l = mcspi_cached_chconf0(spi);
376
377 if (word_len <= 8)
378 element_count = count;
379 else if (word_len <= 16)
380 element_count = count >> 1;
381 else /* word_len <= 32 */
382 element_count = count >> 2;
383
384 if (mcspi_dma->dma_rx) {
385 struct dma_async_tx_descriptor *tx;
386 struct scatterlist sg;
387 size_t len = xfer->len - es;
388
389 dmaengine_slave_config(mcspi_dma->dma_rx, &cfg);
390
391 if (l & OMAP2_MCSPI_CHCONF_TURBO)
392 len -= es;
393
394 sg_init_table(&sg, 1);
395 sg_dma_address(&sg) = xfer->rx_dma;
396 sg_dma_len(&sg) = len;
397
398 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_rx, &sg, 1,
399 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT |
400 DMA_CTRL_ACK);
401 if (tx) {
402 tx->callback = omap2_mcspi_rx_callback;
403 tx->callback_param = spi;
404 dmaengine_submit(tx);
405 } else {
406 /* FIXME: fall back to PIO? */
407 }
408 }
409
410 dma_async_issue_pending(mcspi_dma->dma_rx);
411 omap2_mcspi_set_dma_req(spi, 1, 1);
412
413 wait_for_completion(&mcspi_dma->dma_rx_completion);
414 dma_unmap_single(mcspi->dev, xfer->rx_dma, count,
415 DMA_FROM_DEVICE);
416 omap2_mcspi_set_enable(spi, 0);
417
418 elements = element_count - 1;
419
420 if (l & OMAP2_MCSPI_CHCONF_TURBO) {
421 elements--;
422
423 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
424 & OMAP2_MCSPI_CHSTAT_RXS)) {
425 u32 w;
426
427 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
428 if (word_len <= 8)
429 ((u8 *)xfer->rx_buf)[elements++] = w;
430 else if (word_len <= 16)
431 ((u16 *)xfer->rx_buf)[elements++] = w;
432 else /* word_len <= 32 */
433 ((u32 *)xfer->rx_buf)[elements++] = w;
434 } else {
435 dev_err(&spi->dev, "DMA RX penultimate word empty");
436 count -= (word_len <= 8) ? 2 :
437 (word_len <= 16) ? 4 :
438 /* word_len <= 32 */ 8;
439 omap2_mcspi_set_enable(spi, 1);
440 return count;
441 }
442 }
443 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
444 & OMAP2_MCSPI_CHSTAT_RXS)) {
445 u32 w;
446
447 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
448 if (word_len <= 8)
449 ((u8 *)xfer->rx_buf)[elements] = w;
450 else if (word_len <= 16)
451 ((u16 *)xfer->rx_buf)[elements] = w;
452 else /* word_len <= 32 */
453 ((u32 *)xfer->rx_buf)[elements] = w;
454 } else {
455 dev_err(&spi->dev, "DMA RX last word empty");
456 count -= (word_len <= 8) ? 1 :
457 (word_len <= 16) ? 2 :
458 /* word_len <= 32 */ 4;
459 }
460 omap2_mcspi_set_enable(spi, 1);
461 return count;
462}
463
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700464static unsigned
465omap2_mcspi_txrx_dma(struct spi_device *spi, struct spi_transfer *xfer)
466{
467 struct omap2_mcspi *mcspi;
468 struct omap2_mcspi_cs *cs = spi->controller_state;
469 struct omap2_mcspi_dma *mcspi_dma;
Russell King8c7494a2012-04-23 13:56:25 +0100470 unsigned int count;
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000471 u32 l;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530472 u8 *rx;
473 const u8 *tx;
Russell King53741ed2012-04-23 13:51:48 +0100474 struct dma_slave_config cfg;
475 enum dma_slave_buswidth width;
476 unsigned es;
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530477 void __iomem *chstat_reg;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700478
479 mcspi = spi_master_get_devdata(spi->master);
480 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000481 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700482
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300483
Russell King53741ed2012-04-23 13:51:48 +0100484 if (cs->word_len <= 8) {
485 width = DMA_SLAVE_BUSWIDTH_1_BYTE;
486 es = 1;
487 } else if (cs->word_len <= 16) {
488 width = DMA_SLAVE_BUSWIDTH_2_BYTES;
489 es = 2;
490 } else {
491 width = DMA_SLAVE_BUSWIDTH_4_BYTES;
492 es = 4;
493 }
494
495 memset(&cfg, 0, sizeof(cfg));
496 cfg.src_addr = cs->phys + OMAP2_MCSPI_RX0;
497 cfg.dst_addr = cs->phys + OMAP2_MCSPI_TX0;
498 cfg.src_addr_width = width;
499 cfg.dst_addr_width = width;
500 cfg.src_maxburst = 1;
501 cfg.dst_maxburst = 1;
502
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700503 rx = xfer->rx_buf;
504 tx = xfer->tx_buf;
505
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530506 count = xfer->len;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700507
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530508 if (tx != NULL)
509 omap2_mcspi_tx_dma(spi, xfer, cfg);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700510
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530511 if (rx != NULL)
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530512 count = omap2_mcspi_rx_dma(spi, xfer, cfg, es);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700513
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530514 if (tx != NULL) {
515 chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
516 wait_for_completion(&mcspi_dma->dma_tx_completion);
517 dma_unmap_single(mcspi->dev, xfer->tx_dma, xfer->len,
518 DMA_TO_DEVICE);
519
520 /* for TX_ONLY mode, be sure all words have shifted out */
521 if (rx == NULL) {
522 if (mcspi_wait_for_reg_bit(chstat_reg,
523 OMAP2_MCSPI_CHSTAT_TXS) < 0)
524 dev_err(&spi->dev, "TXS timed out\n");
525 else if (mcspi_wait_for_reg_bit(chstat_reg,
526 OMAP2_MCSPI_CHSTAT_EOT) < 0)
527 dev_err(&spi->dev, "EOT timed out\n");
528 }
529 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700530 return count;
531}
532
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700533static unsigned
534omap2_mcspi_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer)
535{
536 struct omap2_mcspi *mcspi;
537 struct omap2_mcspi_cs *cs = spi->controller_state;
538 unsigned int count, c;
539 u32 l;
540 void __iomem *base = cs->base;
541 void __iomem *tx_reg;
542 void __iomem *rx_reg;
543 void __iomem *chstat_reg;
544 int word_len;
545
546 mcspi = spi_master_get_devdata(spi->master);
547 count = xfer->len;
548 c = count;
549 word_len = cs->word_len;
550
Hemanth Va41ae1a2009-09-22 16:46:16 -0700551 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700552
553 /* We store the pre-calculated register addresses on stack to speed
554 * up the transfer loop. */
555 tx_reg = base + OMAP2_MCSPI_TX0;
556 rx_reg = base + OMAP2_MCSPI_RX0;
557 chstat_reg = base + OMAP2_MCSPI_CHSTAT0;
558
Michael Jonesadef6582011-02-25 16:55:11 +0100559 if (c < (word_len>>3))
560 return 0;
561
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700562 if (word_len <= 8) {
563 u8 *rx;
564 const u8 *tx;
565
566 rx = xfer->rx_buf;
567 tx = xfer->tx_buf;
568
569 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800570 c -= 1;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700571 if (tx != NULL) {
572 if (mcspi_wait_for_reg_bit(chstat_reg,
573 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
574 dev_err(&spi->dev, "TXS timed out\n");
575 goto out;
576 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900577 dev_vdbg(&spi->dev, "write-%d %02x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700578 word_len, *tx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700579 __raw_writel(*tx++, tx_reg);
580 }
581 if (rx != NULL) {
582 if (mcspi_wait_for_reg_bit(chstat_reg,
583 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
584 dev_err(&spi->dev, "RXS timed out\n");
585 goto out;
586 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000587
588 if (c == 1 && tx == NULL &&
589 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
590 omap2_mcspi_set_enable(spi, 0);
591 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900592 dev_vdbg(&spi->dev, "read-%d %02x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000593 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000594 if (mcspi_wait_for_reg_bit(chstat_reg,
595 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
596 dev_err(&spi->dev,
597 "RXS timed out\n");
598 goto out;
599 }
600 c = 0;
601 } else if (c == 0 && tx == NULL) {
602 omap2_mcspi_set_enable(spi, 0);
603 }
604
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700605 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900606 dev_vdbg(&spi->dev, "read-%d %02x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700607 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700608 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200609 } while (c);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700610 } else if (word_len <= 16) {
611 u16 *rx;
612 const u16 *tx;
613
614 rx = xfer->rx_buf;
615 tx = xfer->tx_buf;
616 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800617 c -= 2;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700618 if (tx != NULL) {
619 if (mcspi_wait_for_reg_bit(chstat_reg,
620 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
621 dev_err(&spi->dev, "TXS timed out\n");
622 goto out;
623 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900624 dev_vdbg(&spi->dev, "write-%d %04x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700625 word_len, *tx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700626 __raw_writel(*tx++, tx_reg);
627 }
628 if (rx != NULL) {
629 if (mcspi_wait_for_reg_bit(chstat_reg,
630 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
631 dev_err(&spi->dev, "RXS timed out\n");
632 goto out;
633 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000634
635 if (c == 2 && tx == NULL &&
636 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
637 omap2_mcspi_set_enable(spi, 0);
638 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900639 dev_vdbg(&spi->dev, "read-%d %04x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000640 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000641 if (mcspi_wait_for_reg_bit(chstat_reg,
642 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
643 dev_err(&spi->dev,
644 "RXS timed out\n");
645 goto out;
646 }
647 c = 0;
648 } else if (c == 0 && tx == NULL) {
649 omap2_mcspi_set_enable(spi, 0);
650 }
651
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700652 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900653 dev_vdbg(&spi->dev, "read-%d %04x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700654 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700655 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200656 } while (c >= 2);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700657 } else if (word_len <= 32) {
658 u32 *rx;
659 const u32 *tx;
660
661 rx = xfer->rx_buf;
662 tx = xfer->tx_buf;
663 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800664 c -= 4;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700665 if (tx != NULL) {
666 if (mcspi_wait_for_reg_bit(chstat_reg,
667 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
668 dev_err(&spi->dev, "TXS timed out\n");
669 goto out;
670 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900671 dev_vdbg(&spi->dev, "write-%d %08x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700672 word_len, *tx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700673 __raw_writel(*tx++, tx_reg);
674 }
675 if (rx != NULL) {
676 if (mcspi_wait_for_reg_bit(chstat_reg,
677 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
678 dev_err(&spi->dev, "RXS timed out\n");
679 goto out;
680 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000681
682 if (c == 4 && tx == NULL &&
683 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
684 omap2_mcspi_set_enable(spi, 0);
685 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900686 dev_vdbg(&spi->dev, "read-%d %08x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000687 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000688 if (mcspi_wait_for_reg_bit(chstat_reg,
689 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
690 dev_err(&spi->dev,
691 "RXS timed out\n");
692 goto out;
693 }
694 c = 0;
695 } else if (c == 0 && tx == NULL) {
696 omap2_mcspi_set_enable(spi, 0);
697 }
698
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700699 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900700 dev_vdbg(&spi->dev, "read-%d %08x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700701 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700702 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200703 } while (c >= 4);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700704 }
705
706 /* for TX_ONLY mode, be sure all words have shifted out */
707 if (xfer->rx_buf == NULL) {
708 if (mcspi_wait_for_reg_bit(chstat_reg,
709 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
710 dev_err(&spi->dev, "TXS timed out\n");
711 } else if (mcspi_wait_for_reg_bit(chstat_reg,
712 OMAP2_MCSPI_CHSTAT_EOT) < 0)
713 dev_err(&spi->dev, "EOT timed out\n");
Jason Wange1993ed2010-10-19 18:03:27 +0800714
715 /* disable chan to purge rx datas received in TX_ONLY transfer,
716 * otherwise these rx datas will affect the direct following
717 * RX_ONLY transfer.
718 */
719 omap2_mcspi_set_enable(spi, 0);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700720 }
721out:
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000722 omap2_mcspi_set_enable(spi, 1);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700723 return count - c;
724}
725
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200726static u32 omap2_mcspi_calc_divisor(u32 speed_hz)
727{
728 u32 div;
729
730 for (div = 0; div < 15; div++)
731 if (speed_hz >= (OMAP2_MCSPI_MAX_FREQ >> div))
732 return div;
733
734 return 15;
735}
736
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700737/* called only when no transfer is active to this device */
738static int omap2_mcspi_setup_transfer(struct spi_device *spi,
739 struct spi_transfer *t)
740{
741 struct omap2_mcspi_cs *cs = spi->controller_state;
742 struct omap2_mcspi *mcspi;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700743 struct spi_master *spi_cntrl;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700744 u32 l = 0, div = 0;
745 u8 word_len = spi->bits_per_word;
Scott Ellis9bd45172010-03-10 14:23:13 -0700746 u32 speed_hz = spi->max_speed_hz;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700747
748 mcspi = spi_master_get_devdata(spi->master);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700749 spi_cntrl = mcspi->master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700750
751 if (t != NULL && t->bits_per_word)
752 word_len = t->bits_per_word;
753
754 cs->word_len = word_len;
755
Scott Ellis9bd45172010-03-10 14:23:13 -0700756 if (t && t->speed_hz)
757 speed_hz = t->speed_hz;
758
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200759 speed_hz = min_t(u32, speed_hz, OMAP2_MCSPI_MAX_FREQ);
760 div = omap2_mcspi_calc_divisor(speed_hz);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700761
Hemanth Va41ae1a2009-09-22 16:46:16 -0700762 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700763
764 /* standard 4-wire master mode: SCK, MOSI/out, MISO/in, nCS
765 * REVISIT: this controller could support SPI_3WIRE mode.
766 */
Daniel Mack2cd45172012-11-14 11:14:26 +0800767 if (mcspi->pin_dir == MCSPI_PINDIR_D0_IN_D1_OUT) {
Daniel Mack0384e902012-10-07 18:19:44 +0200768 l &= ~OMAP2_MCSPI_CHCONF_IS;
769 l &= ~OMAP2_MCSPI_CHCONF_DPE1;
770 l |= OMAP2_MCSPI_CHCONF_DPE0;
771 } else {
772 l |= OMAP2_MCSPI_CHCONF_IS;
773 l |= OMAP2_MCSPI_CHCONF_DPE1;
774 l &= ~OMAP2_MCSPI_CHCONF_DPE0;
775 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700776
777 /* wordlength */
778 l &= ~OMAP2_MCSPI_CHCONF_WL_MASK;
779 l |= (word_len - 1) << 7;
780
781 /* set chipselect polarity; manage with FORCE */
782 if (!(spi->mode & SPI_CS_HIGH))
783 l |= OMAP2_MCSPI_CHCONF_EPOL; /* active-low; normal */
784 else
785 l &= ~OMAP2_MCSPI_CHCONF_EPOL;
786
787 /* set clock divisor */
788 l &= ~OMAP2_MCSPI_CHCONF_CLKD_MASK;
789 l |= div << 2;
790
791 /* set SPI mode 0..3 */
792 if (spi->mode & SPI_CPOL)
793 l |= OMAP2_MCSPI_CHCONF_POL;
794 else
795 l &= ~OMAP2_MCSPI_CHCONF_POL;
796 if (spi->mode & SPI_CPHA)
797 l |= OMAP2_MCSPI_CHCONF_PHA;
798 else
799 l &= ~OMAP2_MCSPI_CHCONF_PHA;
800
Hemanth Va41ae1a2009-09-22 16:46:16 -0700801 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700802
803 dev_dbg(&spi->dev, "setup: speed %d, sample %s edge, clk %s\n",
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200804 OMAP2_MCSPI_MAX_FREQ >> div,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700805 (spi->mode & SPI_CPHA) ? "trailing" : "leading",
806 (spi->mode & SPI_CPOL) ? "inverted" : "normal");
807
808 return 0;
809}
810
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700811/*
812 * Note that we currently allow DMA only if we get a channel
813 * for both rx and tx. Otherwise we'll do PIO for both rx and tx.
814 */
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700815static int omap2_mcspi_request_dma(struct spi_device *spi)
816{
817 struct spi_master *master = spi->master;
818 struct omap2_mcspi *mcspi;
819 struct omap2_mcspi_dma *mcspi_dma;
Russell King53741ed2012-04-23 13:51:48 +0100820 dma_cap_mask_t mask;
821 unsigned sig;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700822
823 mcspi = spi_master_get_devdata(master);
824 mcspi_dma = mcspi->dma_channels + spi->chip_select;
825
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700826 init_completion(&mcspi_dma->dma_rx_completion);
827 init_completion(&mcspi_dma->dma_tx_completion);
828
Russell King53741ed2012-04-23 13:51:48 +0100829 dma_cap_zero(mask);
830 dma_cap_set(DMA_SLAVE, mask);
Russell King53741ed2012-04-23 13:51:48 +0100831 sig = mcspi_dma->dma_rx_sync_dev;
832 mcspi_dma->dma_rx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700833 if (!mcspi_dma->dma_rx)
834 goto no_dma;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700835
Russell King53741ed2012-04-23 13:51:48 +0100836 sig = mcspi_dma->dma_tx_sync_dev;
837 mcspi_dma->dma_tx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
838 if (!mcspi_dma->dma_tx) {
Russell King53741ed2012-04-23 13:51:48 +0100839 dma_release_channel(mcspi_dma->dma_rx);
840 mcspi_dma->dma_rx = NULL;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700841 goto no_dma;
Russell King53741ed2012-04-23 13:51:48 +0100842 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700843
844 return 0;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700845
846no_dma:
847 dev_warn(&spi->dev, "not using DMA for McSPI\n");
848 return -EAGAIN;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700849}
850
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700851static int omap2_mcspi_setup(struct spi_device *spi)
852{
853 int ret;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530854 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
855 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700856 struct omap2_mcspi_dma *mcspi_dma;
857 struct omap2_mcspi_cs *cs = spi->controller_state;
858
David Brownell7d077192009-06-17 16:26:03 -0700859 if (spi->bits_per_word < 4 || spi->bits_per_word > 32) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700860 dev_dbg(&spi->dev, "setup: unsupported %d bit words\n",
861 spi->bits_per_word);
862 return -EINVAL;
863 }
864
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700865 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
866
867 if (!cs) {
Russell King10aa5a32012-06-18 11:27:04 +0100868 cs = kzalloc(sizeof *cs, GFP_KERNEL);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700869 if (!cs)
870 return -ENOMEM;
871 cs->base = mcspi->base + spi->chip_select * 0x14;
Russell Kinge5480b732008-09-01 21:51:50 +0100872 cs->phys = mcspi->phys + spi->chip_select * 0x14;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700873 cs->chconf0 = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700874 spi->controller_state = cs;
Tero Kristo89c05372009-09-22 16:46:17 -0700875 /* Link this to context save list */
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530876 list_add_tail(&cs->node, &ctx->cs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700877 }
878
Russell King8c7494a2012-04-23 13:56:25 +0100879 if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700880 ret = omap2_mcspi_request_dma(spi);
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700881 if (ret < 0 && ret != -EAGAIN)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700882 return ret;
883 }
884
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +0530885 ret = pm_runtime_get_sync(mcspi->dev);
Govindraj.R1f1a4382011-02-02 17:52:15 +0530886 if (ret < 0)
887 return ret;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700888
Kyungmin Park86eeb6f2007-10-16 01:27:45 -0700889 ret = omap2_mcspi_setup_transfer(spi, NULL);
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +0530890 pm_runtime_mark_last_busy(mcspi->dev);
891 pm_runtime_put_autosuspend(mcspi->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700892
893 return ret;
894}
895
896static void omap2_mcspi_cleanup(struct spi_device *spi)
897{
898 struct omap2_mcspi *mcspi;
899 struct omap2_mcspi_dma *mcspi_dma;
Tero Kristo89c05372009-09-22 16:46:17 -0700900 struct omap2_mcspi_cs *cs;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700901
902 mcspi = spi_master_get_devdata(spi->master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700903
Scott Ellis5e774942010-03-10 14:22:45 -0700904 if (spi->controller_state) {
905 /* Unlink controller state from context save list */
906 cs = spi->controller_state;
907 list_del(&cs->node);
Tero Kristo89c05372009-09-22 16:46:17 -0700908
Russell King10aa5a32012-06-18 11:27:04 +0100909 kfree(cs);
Scott Ellis5e774942010-03-10 14:22:45 -0700910 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700911
Scott Ellis99f1a432010-05-24 14:20:27 +0000912 if (spi->chip_select < spi->master->num_chipselect) {
913 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
914
Russell King53741ed2012-04-23 13:51:48 +0100915 if (mcspi_dma->dma_rx) {
916 dma_release_channel(mcspi_dma->dma_rx);
917 mcspi_dma->dma_rx = NULL;
Scott Ellis99f1a432010-05-24 14:20:27 +0000918 }
Russell King53741ed2012-04-23 13:51:48 +0100919 if (mcspi_dma->dma_tx) {
920 dma_release_channel(mcspi_dma->dma_tx);
921 mcspi_dma->dma_tx = NULL;
Scott Ellis99f1a432010-05-24 14:20:27 +0000922 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700923 }
924}
925
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530926static void omap2_mcspi_work(struct omap2_mcspi *mcspi, struct spi_message *m)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700927{
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700928
929 /* We only enable one channel at a time -- the one whose message is
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530930 * -- although this controller would gladly
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700931 * arbitrate among multiple channels. This corresponds to "single
932 * channel" master mode. As a side effect, we need to manage the
933 * chipselect with the FORCE bit ... CS != channel enable.
934 */
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700935
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530936 struct spi_device *spi;
937 struct spi_transfer *t = NULL;
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +0100938 struct spi_master *master;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700939 struct omap2_mcspi_dma *mcspi_dma;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530940 int cs_active = 0;
941 struct omap2_mcspi_cs *cs;
942 struct omap2_mcspi_device_config *cd;
943 int par_override = 0;
944 int status = 0;
945 u32 chconf;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700946
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530947 spi = m->spi;
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +0100948 master = spi->master;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700949 mcspi_dma = mcspi->dma_channels + spi->chip_select;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530950 cs = spi->controller_state;
951 cd = spi->controller_data;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700952
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530953 omap2_mcspi_set_enable(spi, 1);
954 list_for_each_entry(t, &m->transfers, transfer_list) {
955 if (t->tx_buf == NULL && t->rx_buf == NULL && t->len) {
956 status = -EINVAL;
957 break;
958 }
959 if (par_override || t->speed_hz || t->bits_per_word) {
960 par_override = 1;
961 status = omap2_mcspi_setup_transfer(spi, t);
962 if (status < 0)
963 break;
964 if (!t->speed_hz && !t->bits_per_word)
965 par_override = 0;
966 }
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +0100967 if (cd && cd->cs_per_word) {
968 chconf = mcspi->ctx.modulctrl;
969 chconf &= ~OMAP2_MCSPI_MODULCTRL_SINGLE;
970 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
971 mcspi->ctx.modulctrl =
972 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
973 }
974
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700975
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530976 if (!cs_active) {
977 omap2_mcspi_force_cs(spi, 1);
978 cs_active = 1;
979 }
980
981 chconf = mcspi_cached_chconf0(spi);
982 chconf &= ~OMAP2_MCSPI_CHCONF_TRM_MASK;
983 chconf &= ~OMAP2_MCSPI_CHCONF_TURBO;
984
985 if (t->tx_buf == NULL)
986 chconf |= OMAP2_MCSPI_CHCONF_TRM_RX_ONLY;
987 else if (t->rx_buf == NULL)
988 chconf |= OMAP2_MCSPI_CHCONF_TRM_TX_ONLY;
989
990 if (cd && cd->turbo_mode && t->tx_buf == NULL) {
991 /* Turbo mode is for more than one word */
992 if (t->len > ((cs->word_len + 7) >> 3))
993 chconf |= OMAP2_MCSPI_CHCONF_TURBO;
994 }
995
996 mcspi_write_chconf0(spi, chconf);
997
998 if (t->len) {
999 unsigned count;
1000
1001 /* RX_ONLY mode needs dummy data in TX reg */
1002 if (t->tx_buf == NULL)
1003 __raw_writel(0, cs->base
1004 + OMAP2_MCSPI_TX0);
1005
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001006 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
1007 (m->is_dma_mapped || t->len >= DMA_MIN_BYTES))
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301008 count = omap2_mcspi_txrx_dma(spi, t);
1009 else
1010 count = omap2_mcspi_txrx_pio(spi, t);
1011 m->actual_length += count;
1012
1013 if (count != t->len) {
1014 status = -EIO;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001015 break;
1016 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001017 }
1018
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301019 if (t->delay_usecs)
1020 udelay(t->delay_usecs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001021
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301022 /* ignore the "leave it on after last xfer" hint */
1023 if (t->cs_change) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001024 omap2_mcspi_force_cs(spi, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301025 cs_active = 0;
1026 }
1027 }
1028 /* Restore defaults if they were overriden */
1029 if (par_override) {
1030 par_override = 0;
1031 status = omap2_mcspi_setup_transfer(spi, NULL);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001032 }
1033
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301034 if (cs_active)
1035 omap2_mcspi_force_cs(spi, 0);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301036
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001037 if (cd && cd->cs_per_word) {
1038 chconf = mcspi->ctx.modulctrl;
1039 chconf |= OMAP2_MCSPI_MODULCTRL_SINGLE;
1040 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1041 mcspi->ctx.modulctrl =
1042 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1043 }
1044
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301045 omap2_mcspi_set_enable(spi, 0);
1046
1047 m->status = status;
1048
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001049}
1050
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301051static int omap2_mcspi_transfer_one_message(struct spi_master *master,
Matthias Brugger18dd6192013-01-24 13:28:58 +01001052 struct spi_message *m)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001053{
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001054 struct spi_device *spi;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001055 struct omap2_mcspi *mcspi;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001056 struct omap2_mcspi_dma *mcspi_dma;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001057 struct spi_transfer *t;
1058
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001059 spi = m->spi;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301060 mcspi = spi_master_get_devdata(master);
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001061 mcspi_dma = mcspi->dma_channels + spi->chip_select;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001062 m->actual_length = 0;
1063 m->status = 0;
1064
1065 /* reject invalid messages and transfers */
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301066 if (list_empty(&m->transfers))
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001067 return -EINVAL;
1068 list_for_each_entry(t, &m->transfers, transfer_list) {
1069 const void *tx_buf = t->tx_buf;
1070 void *rx_buf = t->rx_buf;
1071 unsigned len = t->len;
1072
1073 if (t->speed_hz > OMAP2_MCSPI_MAX_FREQ
1074 || (len && !(rx_buf || tx_buf))
1075 || (t->bits_per_word &&
1076 ( t->bits_per_word < 4
Matthias Brugger18dd6192013-01-24 13:28:58 +01001077 || t->bits_per_word > 32))) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301078 dev_dbg(mcspi->dev, "transfer: %d Hz, %d %s%s, %d bpw\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001079 t->speed_hz,
1080 len,
1081 tx_buf ? "tx" : "",
1082 rx_buf ? "rx" : "",
1083 t->bits_per_word);
1084 return -EINVAL;
1085 }
Hannu Heikkinen57d9c102011-02-24 21:31:33 +02001086 if (t->speed_hz && t->speed_hz < (OMAP2_MCSPI_MAX_FREQ >> 15)) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301087 dev_dbg(mcspi->dev, "speed_hz %d below minimum %d Hz\n",
Matthias Brugger18dd6192013-01-24 13:28:58 +01001088 t->speed_hz,
1089 OMAP2_MCSPI_MAX_FREQ >> 15);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001090 return -EINVAL;
1091 }
1092
1093 if (m->is_dma_mapped || len < DMA_MIN_BYTES)
1094 continue;
1095
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001096 if (mcspi_dma->dma_tx && tx_buf != NULL) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301097 t->tx_dma = dma_map_single(mcspi->dev, (void *) tx_buf,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001098 len, DMA_TO_DEVICE);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301099 if (dma_mapping_error(mcspi->dev, t->tx_dma)) {
1100 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001101 'T', len);
1102 return -EINVAL;
1103 }
1104 }
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001105 if (mcspi_dma->dma_rx && rx_buf != NULL) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301106 t->rx_dma = dma_map_single(mcspi->dev, rx_buf, t->len,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001107 DMA_FROM_DEVICE);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301108 if (dma_mapping_error(mcspi->dev, t->rx_dma)) {
1109 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001110 'R', len);
1111 if (tx_buf != NULL)
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301112 dma_unmap_single(mcspi->dev, t->tx_dma,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001113 len, DMA_TO_DEVICE);
1114 return -EINVAL;
1115 }
1116 }
1117 }
1118
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301119 omap2_mcspi_work(mcspi, m);
1120 spi_finalize_current_message(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001121 return 0;
1122}
1123
Grant Likelyfd4a3192012-12-07 16:57:14 +00001124static int omap2_mcspi_master_setup(struct omap2_mcspi *mcspi)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001125{
1126 struct spi_master *master = mcspi->master;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301127 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301128 int ret = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001129
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301130 ret = pm_runtime_get_sync(mcspi->dev);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301131 if (ret < 0)
1132 return ret;
Jouni Hoganderddb22192009-07-29 15:02:11 -07001133
Shubhrajyoti D39f80522012-03-29 22:11:07 +05301134 mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE,
Matthias Brugger18dd6192013-01-24 13:28:58 +01001135 OMAP2_MCSPI_WAKEUPENABLE_WKEN);
Shubhrajyoti D39f80522012-03-29 22:11:07 +05301136 ctx->wakeupenable = OMAP2_MCSPI_WAKEUPENABLE_WKEN;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001137
1138 omap2_mcspi_set_master_mode(master);
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301139 pm_runtime_mark_last_busy(mcspi->dev);
1140 pm_runtime_put_autosuspend(mcspi->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001141 return 0;
1142}
1143
Govindraj.R1f1a4382011-02-02 17:52:15 +05301144static int omap_mcspi_runtime_resume(struct device *dev)
1145{
1146 struct omap2_mcspi *mcspi;
1147 struct spi_master *master;
1148
1149 master = dev_get_drvdata(dev);
1150 mcspi = spi_master_get_devdata(master);
1151 omap2_mcspi_restore_ctx(mcspi);
1152
1153 return 0;
1154}
1155
Benoit Coussond5a80032012-02-15 18:37:34 +01001156static struct omap2_mcspi_platform_config omap2_pdata = {
1157 .regs_offset = 0,
1158};
1159
1160static struct omap2_mcspi_platform_config omap4_pdata = {
1161 .regs_offset = OMAP4_MCSPI_REG_OFFSET,
1162};
1163
1164static const struct of_device_id omap_mcspi_of_match[] = {
1165 {
1166 .compatible = "ti,omap2-mcspi",
1167 .data = &omap2_pdata,
1168 },
1169 {
1170 .compatible = "ti,omap4-mcspi",
1171 .data = &omap4_pdata,
1172 },
1173 { },
1174};
1175MODULE_DEVICE_TABLE(of, omap_mcspi_of_match);
Girishccc7bae2008-02-06 01:38:16 -08001176
Grant Likelyfd4a3192012-12-07 16:57:14 +00001177static int omap2_mcspi_probe(struct platform_device *pdev)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001178{
1179 struct spi_master *master;
Uwe Kleine-König83a01e72012-05-21 21:57:39 +02001180 const struct omap2_mcspi_platform_config *pdata;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001181 struct omap2_mcspi *mcspi;
1182 struct resource *r;
1183 int status = 0, i;
Benoit Coussond5a80032012-02-15 18:37:34 +01001184 u32 regs_offset = 0;
1185 static int bus_num = 1;
1186 struct device_node *node = pdev->dev.of_node;
1187 const struct of_device_id *match;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001188
1189 master = spi_alloc_master(&pdev->dev, sizeof *mcspi);
1190 if (master == NULL) {
1191 dev_dbg(&pdev->dev, "master allocation failed\n");
1192 return -ENOMEM;
1193 }
1194
David Brownelle7db06b2009-06-17 16:26:04 -07001195 /* the spi->mode bits understood by this driver: */
1196 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1197
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001198 master->setup = omap2_mcspi_setup;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301199 master->prepare_transfer_hardware = omap2_prepare_transfer;
1200 master->unprepare_transfer_hardware = omap2_unprepare_transfer;
1201 master->transfer_one_message = omap2_mcspi_transfer_one_message;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001202 master->cleanup = omap2_mcspi_cleanup;
Benoit Coussond5a80032012-02-15 18:37:34 +01001203 master->dev.of_node = node;
1204
Daniel Mack0384e902012-10-07 18:19:44 +02001205 dev_set_drvdata(&pdev->dev, master);
1206
1207 mcspi = spi_master_get_devdata(master);
1208 mcspi->master = master;
1209
Benoit Coussond5a80032012-02-15 18:37:34 +01001210 match = of_match_device(omap_mcspi_of_match, &pdev->dev);
1211 if (match) {
1212 u32 num_cs = 1; /* default number of chipselect */
1213 pdata = match->data;
1214
1215 of_property_read_u32(node, "ti,spi-num-cs", &num_cs);
1216 master->num_chipselect = num_cs;
1217 master->bus_num = bus_num++;
Daniel Mack2cd45172012-11-14 11:14:26 +08001218 if (of_get_property(node, "ti,pindir-d0-out-d1-in", NULL))
1219 mcspi->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN;
Benoit Coussond5a80032012-02-15 18:37:34 +01001220 } else {
1221 pdata = pdev->dev.platform_data;
1222 master->num_chipselect = pdata->num_cs;
1223 if (pdev->id != -1)
1224 master->bus_num = pdev->id;
Daniel Mack0384e902012-10-07 18:19:44 +02001225 mcspi->pin_dir = pdata->pin_dir;
Benoit Coussond5a80032012-02-15 18:37:34 +01001226 }
1227 regs_offset = pdata->regs_offset;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001228
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001229 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1230 if (r == NULL) {
1231 status = -ENODEV;
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301232 goto free_master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001233 }
Shubhrajyoti D1458d162011-10-24 15:54:24 +05301234
Benoit Coussond5a80032012-02-15 18:37:34 +01001235 r->start += regs_offset;
1236 r->end += regs_offset;
Shubhrajyoti D1458d162011-10-24 15:54:24 +05301237 mcspi->phys = r->start;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001238
Thierry Redingb0ee5602013-01-21 11:09:18 +01001239 mcspi->base = devm_ioremap_resource(&pdev->dev, r);
1240 if (IS_ERR(mcspi->base)) {
1241 status = PTR_ERR(mcspi->base);
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301242 goto free_master;
Russell King55c381e2008-09-04 14:07:22 +01001243 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001244
Govindraj.R1f1a4382011-02-02 17:52:15 +05301245 mcspi->dev = &pdev->dev;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001246
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301247 INIT_LIST_HEAD(&mcspi->ctx.cs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001248
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001249 mcspi->dma_channels = kcalloc(master->num_chipselect,
1250 sizeof(struct omap2_mcspi_dma),
1251 GFP_KERNEL);
1252
1253 if (mcspi->dma_channels == NULL)
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301254 goto free_master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001255
Charulatha V1a5d8192011-02-02 17:52:14 +05301256 for (i = 0; i < master->num_chipselect; i++) {
1257 char dma_ch_name[14];
1258 struct resource *dma_res;
1259
1260 sprintf(dma_ch_name, "rx%d", i);
1261 dma_res = platform_get_resource_byname(pdev, IORESOURCE_DMA,
Matthias Brugger18dd6192013-01-24 13:28:58 +01001262 dma_ch_name);
Charulatha V1a5d8192011-02-02 17:52:14 +05301263 if (!dma_res) {
1264 dev_dbg(&pdev->dev, "cannot get DMA RX channel\n");
1265 status = -ENODEV;
1266 break;
1267 }
1268
Charulatha V1a5d8192011-02-02 17:52:14 +05301269 mcspi->dma_channels[i].dma_rx_sync_dev = dma_res->start;
1270 sprintf(dma_ch_name, "tx%d", i);
1271 dma_res = platform_get_resource_byname(pdev, IORESOURCE_DMA,
Matthias Brugger18dd6192013-01-24 13:28:58 +01001272 dma_ch_name);
Charulatha V1a5d8192011-02-02 17:52:14 +05301273 if (!dma_res) {
1274 dev_dbg(&pdev->dev, "cannot get DMA TX channel\n");
1275 status = -ENODEV;
1276 break;
1277 }
1278
Charulatha V1a5d8192011-02-02 17:52:14 +05301279 mcspi->dma_channels[i].dma_tx_sync_dev = dma_res->start;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001280 }
1281
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301282 if (status < 0)
1283 goto dma_chnl_free;
1284
Shubhrajyoti D27b52842012-03-26 17:04:22 +05301285 pm_runtime_use_autosuspend(&pdev->dev);
1286 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301287 pm_runtime_enable(&pdev->dev);
1288
Wei Yongjun142e07b2013-04-18 11:14:59 +08001289 status = omap2_mcspi_master_setup(mcspi);
1290 if (status < 0)
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301291 goto disable_pm;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001292
1293 status = spi_register_master(master);
1294 if (status < 0)
Shubhrajyoti D37a2d842012-08-02 16:41:25 +05301295 goto disable_pm;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001296
1297 return status;
1298
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301299disable_pm:
Shubhrajyoti D751c9252011-10-28 17:14:18 +05301300 pm_runtime_disable(&pdev->dev);
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301301dma_chnl_free:
Govindraj.R1f1a4382011-02-02 17:52:15 +05301302 kfree(mcspi->dma_channels);
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301303free_master:
Shubhrajyoti D37a2d842012-08-02 16:41:25 +05301304 spi_master_put(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001305 return status;
1306}
1307
Grant Likelyfd4a3192012-12-07 16:57:14 +00001308static int omap2_mcspi_remove(struct platform_device *pdev)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001309{
1310 struct spi_master *master;
1311 struct omap2_mcspi *mcspi;
1312 struct omap2_mcspi_dma *dma_channels;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001313
1314 master = dev_get_drvdata(&pdev->dev);
1315 mcspi = spi_master_get_devdata(master);
1316 dma_channels = mcspi->dma_channels;
1317
Shubhrajyoti Da93a2022012-08-22 11:35:14 +05301318 pm_runtime_put_sync(mcspi->dev);
Shubhrajyoti D751c9252011-10-28 17:14:18 +05301319 pm_runtime_disable(&pdev->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001320
1321 spi_unregister_master(master);
1322 kfree(dma_channels);
1323
1324 return 0;
1325}
1326
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001327/* work with hotplug and coldplug */
1328MODULE_ALIAS("platform:omap2_mcspi");
1329
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001330#ifdef CONFIG_SUSPEND
1331/*
1332 * When SPI wake up from off-mode, CS is in activate state. If it was in
1333 * unactive state when driver was suspend, then force it to unactive state at
1334 * wake up.
1335 */
1336static int omap2_mcspi_resume(struct device *dev)
1337{
1338 struct spi_master *master = dev_get_drvdata(dev);
1339 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301340 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1341 struct omap2_mcspi_cs *cs;
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001342
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301343 pm_runtime_get_sync(mcspi->dev);
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301344 list_for_each_entry(cs, &ctx->cs, node) {
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001345 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE) == 0) {
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001346 /*
1347 * We need to toggle CS state for OMAP take this
1348 * change in account.
1349 */
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +05301350 cs->chconf0 |= OMAP2_MCSPI_CHCONF_FORCE;
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001351 __raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +05301352 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001353 __raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
1354 }
1355 }
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301356 pm_runtime_mark_last_busy(mcspi->dev);
1357 pm_runtime_put_autosuspend(mcspi->dev);
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001358 return 0;
1359}
1360#else
1361#define omap2_mcspi_resume NULL
1362#endif
1363
1364static const struct dev_pm_ops omap2_mcspi_pm_ops = {
1365 .resume = omap2_mcspi_resume,
Govindraj.R1f1a4382011-02-02 17:52:15 +05301366 .runtime_resume = omap_mcspi_runtime_resume,
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001367};
1368
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001369static struct platform_driver omap2_mcspi_driver = {
1370 .driver = {
1371 .name = "omap2_mcspi",
1372 .owner = THIS_MODULE,
Benoit Coussond5a80032012-02-15 18:37:34 +01001373 .pm = &omap2_mcspi_pm_ops,
1374 .of_match_table = omap_mcspi_of_match,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001375 },
Felipe Balbi7d6b6d82012-03-14 11:18:30 +02001376 .probe = omap2_mcspi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001377 .remove = omap2_mcspi_remove,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001378};
1379
Felipe Balbi9fdca9d2012-03-14 11:18:31 +02001380module_platform_driver(omap2_mcspi_driver);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001381MODULE_LICENSE("GPL");