blob: 47b93cc4bd1912d584d520eb39b4ae24f8595dcd [file] [log] [blame]
Laxman Dewanganf333a332013-02-22 18:07:39 +05301/*
2 * SPI driver for NVIDIA's Tegra114 SPI Controller.
3 *
4 * Copyright (c) 2013, NVIDIA CORPORATION. All rights reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
19#include <linux/clk.h>
20#include <linux/clk/tegra.h>
21#include <linux/completion.h>
22#include <linux/delay.h>
23#include <linux/dmaengine.h>
24#include <linux/dma-mapping.h>
25#include <linux/dmapool.h>
26#include <linux/err.h>
27#include <linux/init.h>
28#include <linux/interrupt.h>
29#include <linux/io.h>
30#include <linux/kernel.h>
31#include <linux/kthread.h>
32#include <linux/module.h>
33#include <linux/platform_device.h>
34#include <linux/pm_runtime.h>
35#include <linux/of.h>
36#include <linux/of_device.h>
37#include <linux/spi/spi.h>
38
39#define SPI_COMMAND1 0x000
40#define SPI_BIT_LENGTH(x) (((x) & 0x1f) << 0)
41#define SPI_PACKED (1 << 5)
42#define SPI_TX_EN (1 << 11)
43#define SPI_RX_EN (1 << 12)
44#define SPI_BOTH_EN_BYTE (1 << 13)
45#define SPI_BOTH_EN_BIT (1 << 14)
46#define SPI_LSBYTE_FE (1 << 15)
47#define SPI_LSBIT_FE (1 << 16)
48#define SPI_BIDIROE (1 << 17)
49#define SPI_IDLE_SDA_DRIVE_LOW (0 << 18)
50#define SPI_IDLE_SDA_DRIVE_HIGH (1 << 18)
51#define SPI_IDLE_SDA_PULL_LOW (2 << 18)
52#define SPI_IDLE_SDA_PULL_HIGH (3 << 18)
53#define SPI_IDLE_SDA_MASK (3 << 18)
54#define SPI_CS_SS_VAL (1 << 20)
55#define SPI_CS_SW_HW (1 << 21)
56/* SPI_CS_POL_INACTIVE bits are default high */
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +010057 /* n from 0 to 3 */
58#define SPI_CS_POL_INACTIVE(n) (1 << (22 + (n)))
Laxman Dewanganf333a332013-02-22 18:07:39 +053059#define SPI_CS_POL_INACTIVE_MASK (0xF << 22)
60
61#define SPI_CS_SEL_0 (0 << 26)
62#define SPI_CS_SEL_1 (1 << 26)
63#define SPI_CS_SEL_2 (2 << 26)
64#define SPI_CS_SEL_3 (3 << 26)
65#define SPI_CS_SEL_MASK (3 << 26)
66#define SPI_CS_SEL(x) (((x) & 0x3) << 26)
67#define SPI_CONTROL_MODE_0 (0 << 28)
68#define SPI_CONTROL_MODE_1 (1 << 28)
69#define SPI_CONTROL_MODE_2 (2 << 28)
70#define SPI_CONTROL_MODE_3 (3 << 28)
71#define SPI_CONTROL_MODE_MASK (3 << 28)
72#define SPI_MODE_SEL(x) (((x) & 0x3) << 28)
73#define SPI_M_S (1 << 30)
74#define SPI_PIO (1 << 31)
75
76#define SPI_COMMAND2 0x004
77#define SPI_TX_TAP_DELAY(x) (((x) & 0x3F) << 6)
78#define SPI_RX_TAP_DELAY(x) (((x) & 0x3F) << 0)
79
80#define SPI_CS_TIMING1 0x008
81#define SPI_SETUP_HOLD(setup, hold) (((setup) << 4) | (hold))
82#define SPI_CS_SETUP_HOLD(reg, cs, val) \
83 ((((val) & 0xFFu) << ((cs) * 8)) | \
84 ((reg) & ~(0xFFu << ((cs) * 8))))
85
86#define SPI_CS_TIMING2 0x00C
87#define CYCLES_BETWEEN_PACKETS_0(x) (((x) & 0x1F) << 0)
88#define CS_ACTIVE_BETWEEN_PACKETS_0 (1 << 5)
89#define CYCLES_BETWEEN_PACKETS_1(x) (((x) & 0x1F) << 8)
90#define CS_ACTIVE_BETWEEN_PACKETS_1 (1 << 13)
91#define CYCLES_BETWEEN_PACKETS_2(x) (((x) & 0x1F) << 16)
92#define CS_ACTIVE_BETWEEN_PACKETS_2 (1 << 21)
93#define CYCLES_BETWEEN_PACKETS_3(x) (((x) & 0x1F) << 24)
94#define CS_ACTIVE_BETWEEN_PACKETS_3 (1 << 29)
95#define SPI_SET_CS_ACTIVE_BETWEEN_PACKETS(reg, cs, val) \
96 (reg = (((val) & 0x1) << ((cs) * 8 + 5)) | \
97 ((reg) & ~(1 << ((cs) * 8 + 5))))
98#define SPI_SET_CYCLES_BETWEEN_PACKETS(reg, cs, val) \
99 (reg = (((val) & 0xF) << ((cs) * 8)) | \
100 ((reg) & ~(0xF << ((cs) * 8))))
101
102#define SPI_TRANS_STATUS 0x010
103#define SPI_BLK_CNT(val) (((val) >> 0) & 0xFFFF)
104#define SPI_SLV_IDLE_COUNT(val) (((val) >> 16) & 0xFF)
105#define SPI_RDY (1 << 30)
106
107#define SPI_FIFO_STATUS 0x014
108#define SPI_RX_FIFO_EMPTY (1 << 0)
109#define SPI_RX_FIFO_FULL (1 << 1)
110#define SPI_TX_FIFO_EMPTY (1 << 2)
111#define SPI_TX_FIFO_FULL (1 << 3)
112#define SPI_RX_FIFO_UNF (1 << 4)
113#define SPI_RX_FIFO_OVF (1 << 5)
114#define SPI_TX_FIFO_UNF (1 << 6)
115#define SPI_TX_FIFO_OVF (1 << 7)
116#define SPI_ERR (1 << 8)
117#define SPI_TX_FIFO_FLUSH (1 << 14)
118#define SPI_RX_FIFO_FLUSH (1 << 15)
119#define SPI_TX_FIFO_EMPTY_COUNT(val) (((val) >> 16) & 0x7F)
120#define SPI_RX_FIFO_FULL_COUNT(val) (((val) >> 23) & 0x7F)
121#define SPI_FRAME_END (1 << 30)
122#define SPI_CS_INACTIVE (1 << 31)
123
124#define SPI_FIFO_ERROR (SPI_RX_FIFO_UNF | \
125 SPI_RX_FIFO_OVF | SPI_TX_FIFO_UNF | SPI_TX_FIFO_OVF)
126#define SPI_FIFO_EMPTY (SPI_RX_FIFO_EMPTY | SPI_TX_FIFO_EMPTY)
127
128#define SPI_TX_DATA 0x018
129#define SPI_RX_DATA 0x01C
130
131#define SPI_DMA_CTL 0x020
132#define SPI_TX_TRIG_1 (0 << 15)
133#define SPI_TX_TRIG_4 (1 << 15)
134#define SPI_TX_TRIG_8 (2 << 15)
135#define SPI_TX_TRIG_16 (3 << 15)
136#define SPI_TX_TRIG_MASK (3 << 15)
137#define SPI_RX_TRIG_1 (0 << 19)
138#define SPI_RX_TRIG_4 (1 << 19)
139#define SPI_RX_TRIG_8 (2 << 19)
140#define SPI_RX_TRIG_16 (3 << 19)
141#define SPI_RX_TRIG_MASK (3 << 19)
142#define SPI_IE_TX (1 << 28)
143#define SPI_IE_RX (1 << 29)
144#define SPI_CONT (1 << 30)
145#define SPI_DMA (1 << 31)
146#define SPI_DMA_EN SPI_DMA
147
148#define SPI_DMA_BLK 0x024
149#define SPI_DMA_BLK_SET(x) (((x) & 0xFFFF) << 0)
150
151#define SPI_TX_FIFO 0x108
152#define SPI_RX_FIFO 0x188
153#define MAX_CHIP_SELECT 4
154#define SPI_FIFO_DEPTH 64
155#define DATA_DIR_TX (1 << 0)
156#define DATA_DIR_RX (1 << 1)
157
158#define SPI_DMA_TIMEOUT (msecs_to_jiffies(1000))
159#define DEFAULT_SPI_DMA_BUF_LEN (16*1024)
160#define TX_FIFO_EMPTY_COUNT_MAX SPI_TX_FIFO_EMPTY_COUNT(0x40)
161#define RX_FIFO_FULL_COUNT_ZERO SPI_RX_FIFO_FULL_COUNT(0)
162#define MAX_HOLD_CYCLES 16
163#define SPI_DEFAULT_SPEED 25000000
164
Laxman Dewanganf333a332013-02-22 18:07:39 +0530165struct tegra_spi_data {
166 struct device *dev;
167 struct spi_master *master;
168 spinlock_t lock;
169
170 struct clk *clk;
171 void __iomem *base;
172 phys_addr_t phys;
173 unsigned irq;
174 int dma_req_sel;
175 u32 spi_max_frequency;
176 u32 cur_speed;
177
178 struct spi_device *cur_spi;
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400179 struct spi_device *cs_control;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530180 unsigned cur_pos;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530181 unsigned words_per_32bit;
182 unsigned bytes_per_word;
183 unsigned curr_dma_words;
184 unsigned cur_direction;
185
186 unsigned cur_rx_pos;
187 unsigned cur_tx_pos;
188
189 unsigned dma_buf_size;
190 unsigned max_buf_size;
191 bool is_curr_dma_xfer;
192
193 struct completion rx_dma_complete;
194 struct completion tx_dma_complete;
195
196 u32 tx_status;
197 u32 rx_status;
198 u32 status_reg;
199 bool is_packed;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530200
201 u32 command1_reg;
202 u32 dma_control_reg;
203 u32 def_command1_reg;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530204
205 struct completion xfer_completion;
206 struct spi_transfer *curr_xfer;
207 struct dma_chan *rx_dma_chan;
208 u32 *rx_dma_buf;
209 dma_addr_t rx_dma_phys;
210 struct dma_async_tx_descriptor *rx_dma_desc;
211
212 struct dma_chan *tx_dma_chan;
213 u32 *tx_dma_buf;
214 dma_addr_t tx_dma_phys;
215 struct dma_async_tx_descriptor *tx_dma_desc;
216};
217
218static int tegra_spi_runtime_suspend(struct device *dev);
219static int tegra_spi_runtime_resume(struct device *dev);
220
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100221static inline u32 tegra_spi_readl(struct tegra_spi_data *tspi,
Laxman Dewanganf333a332013-02-22 18:07:39 +0530222 unsigned long reg)
223{
224 return readl(tspi->base + reg);
225}
226
227static inline void tegra_spi_writel(struct tegra_spi_data *tspi,
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100228 u32 val, unsigned long reg)
Laxman Dewanganf333a332013-02-22 18:07:39 +0530229{
230 writel(val, tspi->base + reg);
231
232 /* Read back register to make sure that register writes completed */
233 if (reg != SPI_TX_FIFO)
234 readl(tspi->base + SPI_COMMAND1);
235}
236
237static void tegra_spi_clear_status(struct tegra_spi_data *tspi)
238{
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100239 u32 val;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530240
241 /* Write 1 to clear status register */
242 val = tegra_spi_readl(tspi, SPI_TRANS_STATUS);
243 tegra_spi_writel(tspi, val, SPI_TRANS_STATUS);
244
245 /* Clear fifo status error if any */
246 val = tegra_spi_readl(tspi, SPI_FIFO_STATUS);
247 if (val & SPI_ERR)
248 tegra_spi_writel(tspi, SPI_ERR | SPI_FIFO_ERROR,
249 SPI_FIFO_STATUS);
250}
251
252static unsigned tegra_spi_calculate_curr_xfer_param(
253 struct spi_device *spi, struct tegra_spi_data *tspi,
254 struct spi_transfer *t)
255{
256 unsigned remain_len = t->len - tspi->cur_pos;
257 unsigned max_word;
258 unsigned bits_per_word = t->bits_per_word;
259 unsigned max_len;
260 unsigned total_fifo_words;
261
Axel Line91d2352013-08-30 11:00:23 +0800262 tspi->bytes_per_word = DIV_ROUND_UP(bits_per_word, 8);
Laxman Dewanganf333a332013-02-22 18:07:39 +0530263
264 if (bits_per_word == 8 || bits_per_word == 16) {
265 tspi->is_packed = 1;
266 tspi->words_per_32bit = 32/bits_per_word;
267 } else {
268 tspi->is_packed = 0;
269 tspi->words_per_32bit = 1;
270 }
271
272 if (tspi->is_packed) {
273 max_len = min(remain_len, tspi->max_buf_size);
274 tspi->curr_dma_words = max_len/tspi->bytes_per_word;
275 total_fifo_words = (max_len + 3) / 4;
276 } else {
277 max_word = (remain_len - 1) / tspi->bytes_per_word + 1;
278 max_word = min(max_word, tspi->max_buf_size/4);
279 tspi->curr_dma_words = max_word;
280 total_fifo_words = max_word;
281 }
282 return total_fifo_words;
283}
284
285static unsigned tegra_spi_fill_tx_fifo_from_client_txbuf(
286 struct tegra_spi_data *tspi, struct spi_transfer *t)
287{
288 unsigned nbytes;
289 unsigned tx_empty_count;
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100290 u32 fifo_status;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530291 unsigned max_n_32bit;
292 unsigned i, count;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530293 unsigned int written_words;
294 unsigned fifo_words_left;
295 u8 *tx_buf = (u8 *)t->tx_buf + tspi->cur_tx_pos;
296
297 fifo_status = tegra_spi_readl(tspi, SPI_FIFO_STATUS);
298 tx_empty_count = SPI_TX_FIFO_EMPTY_COUNT(fifo_status);
299
300 if (tspi->is_packed) {
301 fifo_words_left = tx_empty_count * tspi->words_per_32bit;
302 written_words = min(fifo_words_left, tspi->curr_dma_words);
303 nbytes = written_words * tspi->bytes_per_word;
304 max_n_32bit = DIV_ROUND_UP(nbytes, 4);
305 for (count = 0; count < max_n_32bit; count++) {
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100306 u32 x = 0;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530307 for (i = 0; (i < 4) && nbytes; i++, nbytes--)
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100308 x |= (u32)(*tx_buf++) << (i * 8);
Laxman Dewanganf333a332013-02-22 18:07:39 +0530309 tegra_spi_writel(tspi, x, SPI_TX_FIFO);
310 }
311 } else {
312 max_n_32bit = min(tspi->curr_dma_words, tx_empty_count);
313 written_words = max_n_32bit;
314 nbytes = written_words * tspi->bytes_per_word;
315 for (count = 0; count < max_n_32bit; count++) {
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100316 u32 x = 0;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530317 for (i = 0; nbytes && (i < tspi->bytes_per_word);
318 i++, nbytes--)
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100319 x |= (u32)(*tx_buf++) << (i * 8);
Laxman Dewanganf333a332013-02-22 18:07:39 +0530320 tegra_spi_writel(tspi, x, SPI_TX_FIFO);
321 }
322 }
323 tspi->cur_tx_pos += written_words * tspi->bytes_per_word;
324 return written_words;
325}
326
327static unsigned int tegra_spi_read_rx_fifo_to_client_rxbuf(
328 struct tegra_spi_data *tspi, struct spi_transfer *t)
329{
330 unsigned rx_full_count;
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100331 u32 fifo_status;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530332 unsigned i, count;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530333 unsigned int read_words = 0;
334 unsigned len;
335 u8 *rx_buf = (u8 *)t->rx_buf + tspi->cur_rx_pos;
336
337 fifo_status = tegra_spi_readl(tspi, SPI_FIFO_STATUS);
338 rx_full_count = SPI_RX_FIFO_FULL_COUNT(fifo_status);
339 if (tspi->is_packed) {
340 len = tspi->curr_dma_words * tspi->bytes_per_word;
341 for (count = 0; count < rx_full_count; count++) {
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100342 u32 x = tegra_spi_readl(tspi, SPI_RX_FIFO);
Laxman Dewanganf333a332013-02-22 18:07:39 +0530343 for (i = 0; len && (i < 4); i++, len--)
344 *rx_buf++ = (x >> i*8) & 0xFF;
345 }
346 tspi->cur_rx_pos += tspi->curr_dma_words * tspi->bytes_per_word;
347 read_words += tspi->curr_dma_words;
348 } else {
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100349 u32 rx_mask = ((u32)1 << t->bits_per_word) - 1;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530350 for (count = 0; count < rx_full_count; count++) {
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100351 u32 x = tegra_spi_readl(tspi, SPI_RX_FIFO) & rx_mask;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530352 for (i = 0; (i < tspi->bytes_per_word); i++)
353 *rx_buf++ = (x >> (i*8)) & 0xFF;
354 }
355 tspi->cur_rx_pos += rx_full_count * tspi->bytes_per_word;
356 read_words += rx_full_count;
357 }
358 return read_words;
359}
360
361static void tegra_spi_copy_client_txbuf_to_spi_txbuf(
362 struct tegra_spi_data *tspi, struct spi_transfer *t)
363{
Laxman Dewanganf333a332013-02-22 18:07:39 +0530364 /* Make the dma buffer to read by cpu */
365 dma_sync_single_for_cpu(tspi->dev, tspi->tx_dma_phys,
366 tspi->dma_buf_size, DMA_TO_DEVICE);
367
368 if (tspi->is_packed) {
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100369 unsigned len = tspi->curr_dma_words * tspi->bytes_per_word;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530370 memcpy(tspi->tx_dma_buf, t->tx_buf + tspi->cur_pos, len);
371 } else {
372 unsigned int i;
373 unsigned int count;
374 u8 *tx_buf = (u8 *)t->tx_buf + tspi->cur_tx_pos;
375 unsigned consume = tspi->curr_dma_words * tspi->bytes_per_word;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530376
377 for (count = 0; count < tspi->curr_dma_words; count++) {
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100378 u32 x = 0;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530379 for (i = 0; consume && (i < tspi->bytes_per_word);
380 i++, consume--)
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100381 x |= (u32)(*tx_buf++) << (i * 8);
Laxman Dewanganf333a332013-02-22 18:07:39 +0530382 tspi->tx_dma_buf[count] = x;
383 }
384 }
385 tspi->cur_tx_pos += tspi->curr_dma_words * tspi->bytes_per_word;
386
387 /* Make the dma buffer to read by dma */
388 dma_sync_single_for_device(tspi->dev, tspi->tx_dma_phys,
389 tspi->dma_buf_size, DMA_TO_DEVICE);
390}
391
392static void tegra_spi_copy_spi_rxbuf_to_client_rxbuf(
393 struct tegra_spi_data *tspi, struct spi_transfer *t)
394{
Laxman Dewanganf333a332013-02-22 18:07:39 +0530395 /* Make the dma buffer to read by cpu */
396 dma_sync_single_for_cpu(tspi->dev, tspi->rx_dma_phys,
397 tspi->dma_buf_size, DMA_FROM_DEVICE);
398
399 if (tspi->is_packed) {
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100400 unsigned len = tspi->curr_dma_words * tspi->bytes_per_word;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530401 memcpy(t->rx_buf + tspi->cur_rx_pos, tspi->rx_dma_buf, len);
402 } else {
403 unsigned int i;
404 unsigned int count;
405 unsigned char *rx_buf = t->rx_buf + tspi->cur_rx_pos;
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100406 u32 rx_mask = ((u32)1 << t->bits_per_word) - 1;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530407
Laxman Dewanganf333a332013-02-22 18:07:39 +0530408 for (count = 0; count < tspi->curr_dma_words; count++) {
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100409 u32 x = tspi->rx_dma_buf[count] & rx_mask;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530410 for (i = 0; (i < tspi->bytes_per_word); i++)
411 *rx_buf++ = (x >> (i*8)) & 0xFF;
412 }
413 }
414 tspi->cur_rx_pos += tspi->curr_dma_words * tspi->bytes_per_word;
415
416 /* Make the dma buffer to read by dma */
417 dma_sync_single_for_device(tspi->dev, tspi->rx_dma_phys,
418 tspi->dma_buf_size, DMA_FROM_DEVICE);
419}
420
421static void tegra_spi_dma_complete(void *args)
422{
423 struct completion *dma_complete = args;
424
425 complete(dma_complete);
426}
427
428static int tegra_spi_start_tx_dma(struct tegra_spi_data *tspi, int len)
429{
Wolfram Sang16735d02013-11-14 14:32:02 -0800430 reinit_completion(&tspi->tx_dma_complete);
Laxman Dewanganf333a332013-02-22 18:07:39 +0530431 tspi->tx_dma_desc = dmaengine_prep_slave_single(tspi->tx_dma_chan,
432 tspi->tx_dma_phys, len, DMA_MEM_TO_DEV,
433 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
434 if (!tspi->tx_dma_desc) {
435 dev_err(tspi->dev, "Not able to get desc for Tx\n");
436 return -EIO;
437 }
438
439 tspi->tx_dma_desc->callback = tegra_spi_dma_complete;
440 tspi->tx_dma_desc->callback_param = &tspi->tx_dma_complete;
441
442 dmaengine_submit(tspi->tx_dma_desc);
443 dma_async_issue_pending(tspi->tx_dma_chan);
444 return 0;
445}
446
447static int tegra_spi_start_rx_dma(struct tegra_spi_data *tspi, int len)
448{
Wolfram Sang16735d02013-11-14 14:32:02 -0800449 reinit_completion(&tspi->rx_dma_complete);
Laxman Dewanganf333a332013-02-22 18:07:39 +0530450 tspi->rx_dma_desc = dmaengine_prep_slave_single(tspi->rx_dma_chan,
451 tspi->rx_dma_phys, len, DMA_DEV_TO_MEM,
452 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
453 if (!tspi->rx_dma_desc) {
454 dev_err(tspi->dev, "Not able to get desc for Rx\n");
455 return -EIO;
456 }
457
458 tspi->rx_dma_desc->callback = tegra_spi_dma_complete;
459 tspi->rx_dma_desc->callback_param = &tspi->rx_dma_complete;
460
461 dmaengine_submit(tspi->rx_dma_desc);
462 dma_async_issue_pending(tspi->rx_dma_chan);
463 return 0;
464}
465
466static int tegra_spi_start_dma_based_transfer(
467 struct tegra_spi_data *tspi, struct spi_transfer *t)
468{
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100469 u32 val;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530470 unsigned int len;
471 int ret = 0;
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100472 u32 status;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530473
474 /* Make sure that Rx and Tx fifo are empty */
475 status = tegra_spi_readl(tspi, SPI_FIFO_STATUS);
476 if ((status & SPI_FIFO_EMPTY) != SPI_FIFO_EMPTY) {
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100477 dev_err(tspi->dev, "Rx/Tx fifo are not empty status 0x%08x\n",
478 (unsigned)status);
Laxman Dewanganf333a332013-02-22 18:07:39 +0530479 return -EIO;
480 }
481
482 val = SPI_DMA_BLK_SET(tspi->curr_dma_words - 1);
483 tegra_spi_writel(tspi, val, SPI_DMA_BLK);
484
485 if (tspi->is_packed)
486 len = DIV_ROUND_UP(tspi->curr_dma_words * tspi->bytes_per_word,
487 4) * 4;
488 else
489 len = tspi->curr_dma_words * 4;
490
491 /* Set attention level based on length of transfer */
492 if (len & 0xF)
493 val |= SPI_TX_TRIG_1 | SPI_RX_TRIG_1;
494 else if (((len) >> 4) & 0x1)
495 val |= SPI_TX_TRIG_4 | SPI_RX_TRIG_4;
496 else
497 val |= SPI_TX_TRIG_8 | SPI_RX_TRIG_8;
498
499 if (tspi->cur_direction & DATA_DIR_TX)
500 val |= SPI_IE_TX;
501
502 if (tspi->cur_direction & DATA_DIR_RX)
503 val |= SPI_IE_RX;
504
505 tegra_spi_writel(tspi, val, SPI_DMA_CTL);
506 tspi->dma_control_reg = val;
507
508 if (tspi->cur_direction & DATA_DIR_TX) {
509 tegra_spi_copy_client_txbuf_to_spi_txbuf(tspi, t);
510 ret = tegra_spi_start_tx_dma(tspi, len);
511 if (ret < 0) {
512 dev_err(tspi->dev,
513 "Starting tx dma failed, err %d\n", ret);
514 return ret;
515 }
516 }
517
518 if (tspi->cur_direction & DATA_DIR_RX) {
519 /* Make the dma buffer to read by dma */
520 dma_sync_single_for_device(tspi->dev, tspi->rx_dma_phys,
521 tspi->dma_buf_size, DMA_FROM_DEVICE);
522
523 ret = tegra_spi_start_rx_dma(tspi, len);
524 if (ret < 0) {
525 dev_err(tspi->dev,
526 "Starting rx dma failed, err %d\n", ret);
527 if (tspi->cur_direction & DATA_DIR_TX)
528 dmaengine_terminate_all(tspi->tx_dma_chan);
529 return ret;
530 }
531 }
532 tspi->is_curr_dma_xfer = true;
533 tspi->dma_control_reg = val;
534
535 val |= SPI_DMA_EN;
536 tegra_spi_writel(tspi, val, SPI_DMA_CTL);
537 return ret;
538}
539
540static int tegra_spi_start_cpu_based_transfer(
541 struct tegra_spi_data *tspi, struct spi_transfer *t)
542{
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100543 u32 val;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530544 unsigned cur_words;
545
546 if (tspi->cur_direction & DATA_DIR_TX)
547 cur_words = tegra_spi_fill_tx_fifo_from_client_txbuf(tspi, t);
548 else
549 cur_words = tspi->curr_dma_words;
550
551 val = SPI_DMA_BLK_SET(cur_words - 1);
552 tegra_spi_writel(tspi, val, SPI_DMA_BLK);
553
554 val = 0;
555 if (tspi->cur_direction & DATA_DIR_TX)
556 val |= SPI_IE_TX;
557
558 if (tspi->cur_direction & DATA_DIR_RX)
559 val |= SPI_IE_RX;
560
561 tegra_spi_writel(tspi, val, SPI_DMA_CTL);
562 tspi->dma_control_reg = val;
563
564 tspi->is_curr_dma_xfer = false;
565
566 val |= SPI_DMA_EN;
567 tegra_spi_writel(tspi, val, SPI_DMA_CTL);
568 return 0;
569}
570
571static int tegra_spi_init_dma_param(struct tegra_spi_data *tspi,
572 bool dma_to_memory)
573{
574 struct dma_chan *dma_chan;
575 u32 *dma_buf;
576 dma_addr_t dma_phys;
577 int ret;
578 struct dma_slave_config dma_sconfig;
579 dma_cap_mask_t mask;
580
581 dma_cap_zero(mask);
582 dma_cap_set(DMA_SLAVE, mask);
583 dma_chan = dma_request_channel(mask, NULL, NULL);
584 if (!dma_chan) {
585 dev_err(tspi->dev,
586 "Dma channel is not available, will try later\n");
587 return -EPROBE_DEFER;
588 }
589
590 dma_buf = dma_alloc_coherent(tspi->dev, tspi->dma_buf_size,
591 &dma_phys, GFP_KERNEL);
592 if (!dma_buf) {
593 dev_err(tspi->dev, " Not able to allocate the dma buffer\n");
594 dma_release_channel(dma_chan);
595 return -ENOMEM;
596 }
597
598 dma_sconfig.slave_id = tspi->dma_req_sel;
599 if (dma_to_memory) {
600 dma_sconfig.src_addr = tspi->phys + SPI_RX_FIFO;
601 dma_sconfig.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
602 dma_sconfig.src_maxburst = 0;
603 } else {
604 dma_sconfig.dst_addr = tspi->phys + SPI_TX_FIFO;
605 dma_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
606 dma_sconfig.dst_maxburst = 0;
607 }
608
609 ret = dmaengine_slave_config(dma_chan, &dma_sconfig);
610 if (ret)
611 goto scrub;
612 if (dma_to_memory) {
613 tspi->rx_dma_chan = dma_chan;
614 tspi->rx_dma_buf = dma_buf;
615 tspi->rx_dma_phys = dma_phys;
616 } else {
617 tspi->tx_dma_chan = dma_chan;
618 tspi->tx_dma_buf = dma_buf;
619 tspi->tx_dma_phys = dma_phys;
620 }
621 return 0;
622
623scrub:
624 dma_free_coherent(tspi->dev, tspi->dma_buf_size, dma_buf, dma_phys);
625 dma_release_channel(dma_chan);
626 return ret;
627}
628
629static void tegra_spi_deinit_dma_param(struct tegra_spi_data *tspi,
630 bool dma_to_memory)
631{
632 u32 *dma_buf;
633 dma_addr_t dma_phys;
634 struct dma_chan *dma_chan;
635
636 if (dma_to_memory) {
637 dma_buf = tspi->rx_dma_buf;
638 dma_chan = tspi->rx_dma_chan;
639 dma_phys = tspi->rx_dma_phys;
640 tspi->rx_dma_chan = NULL;
641 tspi->rx_dma_buf = NULL;
642 } else {
643 dma_buf = tspi->tx_dma_buf;
644 dma_chan = tspi->tx_dma_chan;
645 dma_phys = tspi->tx_dma_phys;
646 tspi->tx_dma_buf = NULL;
647 tspi->tx_dma_chan = NULL;
648 }
649 if (!dma_chan)
650 return;
651
652 dma_free_coherent(tspi->dev, tspi->dma_buf_size, dma_buf, dma_phys);
653 dma_release_channel(dma_chan);
654}
655
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100656static u32 tegra_spi_setup_transfer_one(struct spi_device *spi,
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400657 struct spi_transfer *t, bool is_first_of_msg)
Laxman Dewanganf333a332013-02-22 18:07:39 +0530658{
659 struct tegra_spi_data *tspi = spi_master_get_devdata(spi->master);
660 u32 speed = t->speed_hz;
661 u8 bits_per_word = t->bits_per_word;
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100662 u32 command1;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530663 int req_mode;
664
665 if (speed != tspi->cur_speed) {
666 clk_set_rate(tspi->clk, speed);
667 tspi->cur_speed = speed;
668 }
669
670 tspi->cur_spi = spi;
671 tspi->cur_pos = 0;
672 tspi->cur_rx_pos = 0;
673 tspi->cur_tx_pos = 0;
674 tspi->curr_xfer = t;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530675
676 if (is_first_of_msg) {
677 tegra_spi_clear_status(tspi);
678
679 command1 = tspi->def_command1_reg;
680 command1 |= SPI_BIT_LENGTH(bits_per_word - 1);
681
682 command1 &= ~SPI_CONTROL_MODE_MASK;
683 req_mode = spi->mode & 0x3;
684 if (req_mode == SPI_MODE_0)
685 command1 |= SPI_CONTROL_MODE_0;
686 else if (req_mode == SPI_MODE_1)
687 command1 |= SPI_CONTROL_MODE_1;
688 else if (req_mode == SPI_MODE_2)
689 command1 |= SPI_CONTROL_MODE_2;
690 else if (req_mode == SPI_MODE_3)
691 command1 |= SPI_CONTROL_MODE_3;
692
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400693 if (tspi->cs_control) {
694 if (tspi->cs_control != spi)
695 tegra_spi_writel(tspi, command1, SPI_COMMAND1);
696 tspi->cs_control = NULL;
697 } else
698 tegra_spi_writel(tspi, command1, SPI_COMMAND1);
Laxman Dewanganf333a332013-02-22 18:07:39 +0530699
700 command1 |= SPI_CS_SW_HW;
701 if (spi->mode & SPI_CS_HIGH)
702 command1 |= SPI_CS_SS_VAL;
703 else
704 command1 &= ~SPI_CS_SS_VAL;
705
706 tegra_spi_writel(tspi, 0, SPI_COMMAND2);
707 } else {
708 command1 = tspi->command1_reg;
709 command1 &= ~SPI_BIT_LENGTH(~0);
710 command1 |= SPI_BIT_LENGTH(bits_per_word - 1);
711 }
712
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400713 return command1;
714}
715
716static int tegra_spi_start_transfer_one(struct spi_device *spi,
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100717 struct spi_transfer *t, u32 command1)
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400718{
719 struct tegra_spi_data *tspi = spi_master_get_devdata(spi->master);
720 unsigned total_fifo_words;
721 int ret;
722
723 total_fifo_words = tegra_spi_calculate_curr_xfer_param(spi, tspi, t);
724
Laxman Dewanganf333a332013-02-22 18:07:39 +0530725 if (tspi->is_packed)
726 command1 |= SPI_PACKED;
727
728 command1 &= ~(SPI_CS_SEL_MASK | SPI_TX_EN | SPI_RX_EN);
729 tspi->cur_direction = 0;
730 if (t->rx_buf) {
731 command1 |= SPI_RX_EN;
732 tspi->cur_direction |= DATA_DIR_RX;
733 }
734 if (t->tx_buf) {
735 command1 |= SPI_TX_EN;
736 tspi->cur_direction |= DATA_DIR_TX;
737 }
738 command1 |= SPI_CS_SEL(spi->chip_select);
739 tegra_spi_writel(tspi, command1, SPI_COMMAND1);
740 tspi->command1_reg = command1;
741
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100742 dev_dbg(tspi->dev, "The def 0x%x and written 0x%x\n",
743 tspi->def_command1_reg, (unsigned)command1);
Laxman Dewanganf333a332013-02-22 18:07:39 +0530744
745 if (total_fifo_words > SPI_FIFO_DEPTH)
746 ret = tegra_spi_start_dma_based_transfer(tspi, t);
747 else
748 ret = tegra_spi_start_cpu_based_transfer(tspi, t);
749 return ret;
750}
751
752static int tegra_spi_setup(struct spi_device *spi)
753{
754 struct tegra_spi_data *tspi = spi_master_get_devdata(spi->master);
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100755 u32 val;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530756 unsigned long flags;
757 int ret;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530758
759 dev_dbg(&spi->dev, "setup %d bpw, %scpol, %scpha, %dHz\n",
760 spi->bits_per_word,
761 spi->mode & SPI_CPOL ? "" : "~",
762 spi->mode & SPI_CPHA ? "" : "~",
763 spi->max_speed_hz);
764
765 BUG_ON(spi->chip_select >= MAX_CHIP_SELECT);
766
767 /* Set speed to the spi max fequency if spi device has not set */
768 spi->max_speed_hz = spi->max_speed_hz ? : tspi->spi_max_frequency;
769
770 ret = pm_runtime_get_sync(tspi->dev);
771 if (ret < 0) {
772 dev_err(tspi->dev, "pm runtime failed, e = %d\n", ret);
773 return ret;
774 }
775
776 spin_lock_irqsave(&tspi->lock, flags);
777 val = tspi->def_command1_reg;
778 if (spi->mode & SPI_CS_HIGH)
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100779 val &= ~SPI_CS_POL_INACTIVE(spi->chip_select);
Laxman Dewanganf333a332013-02-22 18:07:39 +0530780 else
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100781 val |= SPI_CS_POL_INACTIVE(spi->chip_select);
Laxman Dewanganf333a332013-02-22 18:07:39 +0530782 tspi->def_command1_reg = val;
783 tegra_spi_writel(tspi, tspi->def_command1_reg, SPI_COMMAND1);
784 spin_unlock_irqrestore(&tspi->lock, flags);
785
786 pm_runtime_put(tspi->dev);
787 return 0;
788}
789
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400790static void tegra_spi_transfer_delay(int delay)
791{
792 if (!delay)
793 return;
794
795 if (delay >= 1000)
796 mdelay(delay / 1000);
797
798 udelay(delay % 1000);
799}
800
Laxman Dewanganf333a332013-02-22 18:07:39 +0530801static int tegra_spi_transfer_one_message(struct spi_master *master,
802 struct spi_message *msg)
803{
804 bool is_first_msg = true;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530805 struct tegra_spi_data *tspi = spi_master_get_devdata(master);
806 struct spi_transfer *xfer;
807 struct spi_device *spi = msg->spi;
808 int ret;
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400809 bool skip = false;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530810
811 msg->status = 0;
812 msg->actual_length = 0;
813
Laxman Dewanganf333a332013-02-22 18:07:39 +0530814 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
Michal Nazarewicz48c3fc92013-12-08 16:35:09 +0100815 u32 cmd1;
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400816
Wolfram Sang16735d02013-11-14 14:32:02 -0800817 reinit_completion(&tspi->xfer_completion);
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400818
819 cmd1 = tegra_spi_setup_transfer_one(spi, xfer, is_first_msg);
820
821 if (!xfer->len) {
822 ret = 0;
823 skip = true;
824 goto complete_xfer;
825 }
826
827 ret = tegra_spi_start_transfer_one(spi, xfer, cmd1);
Laxman Dewanganf333a332013-02-22 18:07:39 +0530828 if (ret < 0) {
829 dev_err(tspi->dev,
830 "spi can not start transfer, err %d\n", ret);
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400831 goto complete_xfer;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530832 }
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400833
Laxman Dewanganf333a332013-02-22 18:07:39 +0530834 is_first_msg = false;
835 ret = wait_for_completion_timeout(&tspi->xfer_completion,
836 SPI_DMA_TIMEOUT);
837 if (WARN_ON(ret == 0)) {
838 dev_err(tspi->dev,
839 "spi trasfer timeout, err %d\n", ret);
840 ret = -EIO;
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400841 goto complete_xfer;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530842 }
843
844 if (tspi->tx_status || tspi->rx_status) {
845 dev_err(tspi->dev, "Error in Transfer\n");
846 ret = -EIO;
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400847 goto complete_xfer;
Laxman Dewanganf333a332013-02-22 18:07:39 +0530848 }
849 msg->actual_length += xfer->len;
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400850
851complete_xfer:
852 if (ret < 0 || skip) {
Laxman Dewanganf333a332013-02-22 18:07:39 +0530853 tegra_spi_writel(tspi, tspi->def_command1_reg,
854 SPI_COMMAND1);
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400855 tegra_spi_transfer_delay(xfer->delay_usecs);
856 goto exit;
857 } else if (msg->transfers.prev == &xfer->transfer_list) {
858 /* This is the last transfer in message */
859 if (xfer->cs_change)
860 tspi->cs_control = spi;
861 else {
862 tegra_spi_writel(tspi, tspi->def_command1_reg,
863 SPI_COMMAND1);
864 tegra_spi_transfer_delay(xfer->delay_usecs);
865 }
866 } else if (xfer->cs_change) {
867 tegra_spi_writel(tspi, tspi->def_command1_reg,
868 SPI_COMMAND1);
869 tegra_spi_transfer_delay(xfer->delay_usecs);
Laxman Dewanganf333a332013-02-22 18:07:39 +0530870 }
Rhyland Kleinf4fade12013-09-26 13:01:43 -0400871
Laxman Dewanganf333a332013-02-22 18:07:39 +0530872 }
873 ret = 0;
874exit:
Laxman Dewanganf333a332013-02-22 18:07:39 +0530875 msg->status = ret;
876 spi_finalize_current_message(master);
877 return ret;
878}
879
880static irqreturn_t handle_cpu_based_xfer(struct tegra_spi_data *tspi)
881{
882 struct spi_transfer *t = tspi->curr_xfer;
883 unsigned long flags;
884
885 spin_lock_irqsave(&tspi->lock, flags);
886 if (tspi->tx_status || tspi->rx_status) {
887 dev_err(tspi->dev, "CpuXfer ERROR bit set 0x%x\n",
888 tspi->status_reg);
889 dev_err(tspi->dev, "CpuXfer 0x%08x:0x%08x\n",
890 tspi->command1_reg, tspi->dma_control_reg);
891 tegra_periph_reset_assert(tspi->clk);
892 udelay(2);
893 tegra_periph_reset_deassert(tspi->clk);
894 complete(&tspi->xfer_completion);
895 goto exit;
896 }
897
898 if (tspi->cur_direction & DATA_DIR_RX)
899 tegra_spi_read_rx_fifo_to_client_rxbuf(tspi, t);
900
901 if (tspi->cur_direction & DATA_DIR_TX)
902 tspi->cur_pos = tspi->cur_tx_pos;
903 else
904 tspi->cur_pos = tspi->cur_rx_pos;
905
906 if (tspi->cur_pos == t->len) {
907 complete(&tspi->xfer_completion);
908 goto exit;
909 }
910
911 tegra_spi_calculate_curr_xfer_param(tspi->cur_spi, tspi, t);
912 tegra_spi_start_cpu_based_transfer(tspi, t);
913exit:
914 spin_unlock_irqrestore(&tspi->lock, flags);
915 return IRQ_HANDLED;
916}
917
918static irqreturn_t handle_dma_based_xfer(struct tegra_spi_data *tspi)
919{
920 struct spi_transfer *t = tspi->curr_xfer;
921 long wait_status;
922 int err = 0;
923 unsigned total_fifo_words;
924 unsigned long flags;
925
926 /* Abort dmas if any error */
927 if (tspi->cur_direction & DATA_DIR_TX) {
928 if (tspi->tx_status) {
929 dmaengine_terminate_all(tspi->tx_dma_chan);
930 err += 1;
931 } else {
932 wait_status = wait_for_completion_interruptible_timeout(
933 &tspi->tx_dma_complete, SPI_DMA_TIMEOUT);
934 if (wait_status <= 0) {
935 dmaengine_terminate_all(tspi->tx_dma_chan);
936 dev_err(tspi->dev, "TxDma Xfer failed\n");
937 err += 1;
938 }
939 }
940 }
941
942 if (tspi->cur_direction & DATA_DIR_RX) {
943 if (tspi->rx_status) {
944 dmaengine_terminate_all(tspi->rx_dma_chan);
945 err += 2;
946 } else {
947 wait_status = wait_for_completion_interruptible_timeout(
948 &tspi->rx_dma_complete, SPI_DMA_TIMEOUT);
949 if (wait_status <= 0) {
950 dmaengine_terminate_all(tspi->rx_dma_chan);
951 dev_err(tspi->dev, "RxDma Xfer failed\n");
952 err += 2;
953 }
954 }
955 }
956
957 spin_lock_irqsave(&tspi->lock, flags);
958 if (err) {
959 dev_err(tspi->dev, "DmaXfer: ERROR bit set 0x%x\n",
960 tspi->status_reg);
961 dev_err(tspi->dev, "DmaXfer 0x%08x:0x%08x\n",
962 tspi->command1_reg, tspi->dma_control_reg);
963 tegra_periph_reset_assert(tspi->clk);
964 udelay(2);
965 tegra_periph_reset_deassert(tspi->clk);
966 complete(&tspi->xfer_completion);
967 spin_unlock_irqrestore(&tspi->lock, flags);
968 return IRQ_HANDLED;
969 }
970
971 if (tspi->cur_direction & DATA_DIR_RX)
972 tegra_spi_copy_spi_rxbuf_to_client_rxbuf(tspi, t);
973
974 if (tspi->cur_direction & DATA_DIR_TX)
975 tspi->cur_pos = tspi->cur_tx_pos;
976 else
977 tspi->cur_pos = tspi->cur_rx_pos;
978
979 if (tspi->cur_pos == t->len) {
980 complete(&tspi->xfer_completion);
981 goto exit;
982 }
983
984 /* Continue transfer in current message */
985 total_fifo_words = tegra_spi_calculate_curr_xfer_param(tspi->cur_spi,
986 tspi, t);
987 if (total_fifo_words > SPI_FIFO_DEPTH)
988 err = tegra_spi_start_dma_based_transfer(tspi, t);
989 else
990 err = tegra_spi_start_cpu_based_transfer(tspi, t);
991
992exit:
993 spin_unlock_irqrestore(&tspi->lock, flags);
994 return IRQ_HANDLED;
995}
996
997static irqreturn_t tegra_spi_isr_thread(int irq, void *context_data)
998{
999 struct tegra_spi_data *tspi = context_data;
1000
1001 if (!tspi->is_curr_dma_xfer)
1002 return handle_cpu_based_xfer(tspi);
1003 return handle_dma_based_xfer(tspi);
1004}
1005
1006static irqreturn_t tegra_spi_isr(int irq, void *context_data)
1007{
1008 struct tegra_spi_data *tspi = context_data;
1009
1010 tspi->status_reg = tegra_spi_readl(tspi, SPI_FIFO_STATUS);
1011 if (tspi->cur_direction & DATA_DIR_TX)
1012 tspi->tx_status = tspi->status_reg &
1013 (SPI_TX_FIFO_UNF | SPI_TX_FIFO_OVF);
1014
1015 if (tspi->cur_direction & DATA_DIR_RX)
1016 tspi->rx_status = tspi->status_reg &
1017 (SPI_RX_FIFO_OVF | SPI_RX_FIFO_UNF);
1018 tegra_spi_clear_status(tspi);
1019
1020 return IRQ_WAKE_THREAD;
1021}
1022
1023static void tegra_spi_parse_dt(struct platform_device *pdev,
1024 struct tegra_spi_data *tspi)
1025{
1026 struct device_node *np = pdev->dev.of_node;
1027 u32 of_dma[2];
1028
1029 if (of_property_read_u32_array(np, "nvidia,dma-request-selector",
1030 of_dma, 2) >= 0)
1031 tspi->dma_req_sel = of_dma[1];
1032
1033 if (of_property_read_u32(np, "spi-max-frequency",
1034 &tspi->spi_max_frequency))
1035 tspi->spi_max_frequency = 25000000; /* 25MHz */
1036}
1037
1038static struct of_device_id tegra_spi_of_match[] = {
1039 { .compatible = "nvidia,tegra114-spi", },
1040 {}
1041};
1042MODULE_DEVICE_TABLE(of, tegra_spi_of_match);
1043
1044static int tegra_spi_probe(struct platform_device *pdev)
1045{
1046 struct spi_master *master;
1047 struct tegra_spi_data *tspi;
1048 struct resource *r;
1049 int ret, spi_irq;
1050
1051 master = spi_alloc_master(&pdev->dev, sizeof(*tspi));
1052 if (!master) {
1053 dev_err(&pdev->dev, "master allocation failed\n");
1054 return -ENOMEM;
1055 }
Jingoo Han24b5a822013-05-23 19:20:40 +09001056 platform_set_drvdata(pdev, master);
Laxman Dewanganf333a332013-02-22 18:07:39 +05301057 tspi = spi_master_get_devdata(master);
1058
1059 /* Parse DT */
1060 tegra_spi_parse_dt(pdev, tspi);
1061
1062 /* the spi->mode bits understood by this driver: */
1063 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1064 master->setup = tegra_spi_setup;
1065 master->transfer_one_message = tegra_spi_transfer_one_message;
1066 master->num_chipselect = MAX_CHIP_SELECT;
1067 master->bus_num = -1;
Mark Brown612aa5c2013-07-28 15:37:31 +01001068 master->auto_runtime_pm = true;
Laxman Dewanganf333a332013-02-22 18:07:39 +05301069
1070 tspi->master = master;
1071 tspi->dev = &pdev->dev;
1072 spin_lock_init(&tspi->lock);
1073
1074 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Laxman Dewanganf333a332013-02-22 18:07:39 +05301075 tspi->base = devm_ioremap_resource(&pdev->dev, r);
1076 if (IS_ERR(tspi->base)) {
1077 ret = PTR_ERR(tspi->base);
Laxman Dewanganf333a332013-02-22 18:07:39 +05301078 goto exit_free_master;
1079 }
Laurent Navet5f7f54b2013-05-14 12:07:12 +02001080 tspi->phys = r->start;
Laxman Dewanganf333a332013-02-22 18:07:39 +05301081
1082 spi_irq = platform_get_irq(pdev, 0);
1083 tspi->irq = spi_irq;
1084 ret = request_threaded_irq(tspi->irq, tegra_spi_isr,
1085 tegra_spi_isr_thread, IRQF_ONESHOT,
1086 dev_name(&pdev->dev), tspi);
1087 if (ret < 0) {
1088 dev_err(&pdev->dev, "Failed to register ISR for IRQ %d\n",
1089 tspi->irq);
1090 goto exit_free_master;
1091 }
1092
1093 tspi->clk = devm_clk_get(&pdev->dev, "spi");
1094 if (IS_ERR(tspi->clk)) {
1095 dev_err(&pdev->dev, "can not get clock\n");
1096 ret = PTR_ERR(tspi->clk);
1097 goto exit_free_irq;
1098 }
1099
1100 tspi->max_buf_size = SPI_FIFO_DEPTH << 2;
1101 tspi->dma_buf_size = DEFAULT_SPI_DMA_BUF_LEN;
1102
1103 if (tspi->dma_req_sel) {
1104 ret = tegra_spi_init_dma_param(tspi, true);
1105 if (ret < 0) {
1106 dev_err(&pdev->dev, "RxDma Init failed, err %d\n", ret);
1107 goto exit_free_irq;
1108 }
1109
1110 ret = tegra_spi_init_dma_param(tspi, false);
1111 if (ret < 0) {
1112 dev_err(&pdev->dev, "TxDma Init failed, err %d\n", ret);
1113 goto exit_rx_dma_free;
1114 }
1115 tspi->max_buf_size = tspi->dma_buf_size;
1116 init_completion(&tspi->tx_dma_complete);
1117 init_completion(&tspi->rx_dma_complete);
1118 }
1119
1120 init_completion(&tspi->xfer_completion);
1121
1122 pm_runtime_enable(&pdev->dev);
1123 if (!pm_runtime_enabled(&pdev->dev)) {
1124 ret = tegra_spi_runtime_resume(&pdev->dev);
1125 if (ret)
1126 goto exit_pm_disable;
1127 }
1128
1129 ret = pm_runtime_get_sync(&pdev->dev);
1130 if (ret < 0) {
1131 dev_err(&pdev->dev, "pm runtime get failed, e = %d\n", ret);
1132 goto exit_pm_disable;
1133 }
1134 tspi->def_command1_reg = SPI_M_S;
1135 tegra_spi_writel(tspi, tspi->def_command1_reg, SPI_COMMAND1);
1136 pm_runtime_put(&pdev->dev);
1137
1138 master->dev.of_node = pdev->dev.of_node;
Jingoo Han5c809642013-09-24 13:49:24 +09001139 ret = devm_spi_register_master(&pdev->dev, master);
Laxman Dewanganf333a332013-02-22 18:07:39 +05301140 if (ret < 0) {
1141 dev_err(&pdev->dev, "can not register to master err %d\n", ret);
1142 goto exit_pm_disable;
1143 }
1144 return ret;
1145
1146exit_pm_disable:
1147 pm_runtime_disable(&pdev->dev);
1148 if (!pm_runtime_status_suspended(&pdev->dev))
1149 tegra_spi_runtime_suspend(&pdev->dev);
1150 tegra_spi_deinit_dma_param(tspi, false);
1151exit_rx_dma_free:
1152 tegra_spi_deinit_dma_param(tspi, true);
1153exit_free_irq:
1154 free_irq(spi_irq, tspi);
1155exit_free_master:
1156 spi_master_put(master);
1157 return ret;
1158}
1159
1160static int tegra_spi_remove(struct platform_device *pdev)
1161{
Jingoo Han24b5a822013-05-23 19:20:40 +09001162 struct spi_master *master = platform_get_drvdata(pdev);
Laxman Dewanganf333a332013-02-22 18:07:39 +05301163 struct tegra_spi_data *tspi = spi_master_get_devdata(master);
1164
1165 free_irq(tspi->irq, tspi);
Laxman Dewanganf333a332013-02-22 18:07:39 +05301166
1167 if (tspi->tx_dma_chan)
1168 tegra_spi_deinit_dma_param(tspi, false);
1169
1170 if (tspi->rx_dma_chan)
1171 tegra_spi_deinit_dma_param(tspi, true);
1172
1173 pm_runtime_disable(&pdev->dev);
1174 if (!pm_runtime_status_suspended(&pdev->dev))
1175 tegra_spi_runtime_suspend(&pdev->dev);
1176
1177 return 0;
1178}
1179
1180#ifdef CONFIG_PM_SLEEP
1181static int tegra_spi_suspend(struct device *dev)
1182{
1183 struct spi_master *master = dev_get_drvdata(dev);
1184
1185 return spi_master_suspend(master);
1186}
1187
1188static int tegra_spi_resume(struct device *dev)
1189{
1190 struct spi_master *master = dev_get_drvdata(dev);
1191 struct tegra_spi_data *tspi = spi_master_get_devdata(master);
1192 int ret;
1193
1194 ret = pm_runtime_get_sync(dev);
1195 if (ret < 0) {
1196 dev_err(dev, "pm runtime failed, e = %d\n", ret);
1197 return ret;
1198 }
1199 tegra_spi_writel(tspi, tspi->command1_reg, SPI_COMMAND1);
1200 pm_runtime_put(dev);
1201
1202 return spi_master_resume(master);
1203}
1204#endif
1205
1206static int tegra_spi_runtime_suspend(struct device *dev)
1207{
1208 struct spi_master *master = dev_get_drvdata(dev);
1209 struct tegra_spi_data *tspi = spi_master_get_devdata(master);
1210
1211 /* Flush all write which are in PPSB queue by reading back */
1212 tegra_spi_readl(tspi, SPI_COMMAND1);
1213
1214 clk_disable_unprepare(tspi->clk);
1215 return 0;
1216}
1217
1218static int tegra_spi_runtime_resume(struct device *dev)
1219{
1220 struct spi_master *master = dev_get_drvdata(dev);
1221 struct tegra_spi_data *tspi = spi_master_get_devdata(master);
1222 int ret;
1223
1224 ret = clk_prepare_enable(tspi->clk);
1225 if (ret < 0) {
1226 dev_err(tspi->dev, "clk_prepare failed: %d\n", ret);
1227 return ret;
1228 }
1229 return 0;
1230}
1231
1232static const struct dev_pm_ops tegra_spi_pm_ops = {
1233 SET_RUNTIME_PM_OPS(tegra_spi_runtime_suspend,
1234 tegra_spi_runtime_resume, NULL)
1235 SET_SYSTEM_SLEEP_PM_OPS(tegra_spi_suspend, tegra_spi_resume)
1236};
1237static struct platform_driver tegra_spi_driver = {
1238 .driver = {
1239 .name = "spi-tegra114",
1240 .owner = THIS_MODULE,
1241 .pm = &tegra_spi_pm_ops,
1242 .of_match_table = tegra_spi_of_match,
1243 },
1244 .probe = tegra_spi_probe,
1245 .remove = tegra_spi_remove,
1246};
1247module_platform_driver(tegra_spi_driver);
1248
1249MODULE_ALIAS("platform:spi-tegra114");
1250MODULE_DESCRIPTION("NVIDIA Tegra114 SPI Controller Driver");
1251MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
1252MODULE_LICENSE("GPL v2");