blob: 0ec3f205f9c49ad25c6bb38f0c499d5ac8091ab6 [file] [log] [blame]
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Alex Deucher40e2a5c2010-06-04 18:41:42 -040028#include <linux/kernel.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include "drmP.h"
30#include "radeon.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100031#include "r600d.h"
Jerome Glisse961fb592010-02-10 22:30:05 +000032#include "r600_reg_safe.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100033
34static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
35 struct radeon_cs_reloc **cs_reloc);
36static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
37 struct radeon_cs_reloc **cs_reloc);
38typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
39static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
Jerome Glisse961fb592010-02-10 22:30:05 +000040extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
41
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042
Jerome Glissec8c15ff2010-01-18 13:01:36 +010043struct r600_cs_track {
Jerome Glisse961fb592010-02-10 22:30:05 +000044 /* configuration we miror so that we use same code btw kms/ums */
45 u32 group_size;
46 u32 nbanks;
47 u32 npipes;
48 /* value we track */
Alex Deucher5f77df32010-03-26 14:52:32 -040049 u32 sq_config;
Jerome Glisse961fb592010-02-10 22:30:05 +000050 u32 nsamples;
51 u32 cb_color_base_last[8];
52 struct radeon_bo *cb_color_bo[8];
Alex Deucher16790562010-11-14 20:24:35 -050053 u64 cb_color_bo_mc[8];
Jerome Glisse961fb592010-02-10 22:30:05 +000054 u32 cb_color_bo_offset[8];
Marek Olšák3c125132012-03-19 03:09:38 +010055 struct radeon_bo *cb_color_frag_bo[8]; /* unused */
56 struct radeon_bo *cb_color_tile_bo[8]; /* unused */
Jerome Glisse961fb592010-02-10 22:30:05 +000057 u32 cb_color_info[8];
Jerome Glisse285484e2011-12-16 17:03:42 -050058 u32 cb_color_view[8];
Marek Olšák3c125132012-03-19 03:09:38 +010059 u32 cb_color_size_idx[8]; /* unused */
Jerome Glisse961fb592010-02-10 22:30:05 +000060 u32 cb_target_mask;
Marek Olšák3c125132012-03-19 03:09:38 +010061 u32 cb_shader_mask; /* unused */
Jerome Glisse961fb592010-02-10 22:30:05 +000062 u32 cb_color_size[8];
63 u32 vgt_strmout_en;
64 u32 vgt_strmout_buffer_en;
Marek Olšákdd220a02012-01-27 12:17:59 -050065 struct radeon_bo *vgt_strmout_bo[4];
Marek Olšák3c125132012-03-19 03:09:38 +010066 u64 vgt_strmout_bo_mc[4]; /* unused */
Marek Olšákdd220a02012-01-27 12:17:59 -050067 u32 vgt_strmout_bo_offset[4];
68 u32 vgt_strmout_size[4];
Jerome Glisse961fb592010-02-10 22:30:05 +000069 u32 db_depth_control;
70 u32 db_depth_info;
71 u32 db_depth_size_idx;
72 u32 db_depth_view;
73 u32 db_depth_size;
74 u32 db_offset;
75 struct radeon_bo *db_bo;
Alex Deucher16790562010-11-14 20:24:35 -050076 u64 db_bo_mc;
Marek Olšák779923b2012-03-08 00:56:00 +010077 bool sx_misc_kill_all_prims;
Marek Olšák3c125132012-03-19 03:09:38 +010078 bool cb_dirty;
79 bool db_dirty;
80 bool streamout_dirty;
Jerome Glissec8c15ff2010-01-18 13:01:36 +010081};
82
Marek Olšákfe6f0bd2011-05-07 01:09:57 +020083#define FMT_8_BIT(fmt, vc) [fmt] = { 1, 1, 1, vc, CHIP_R600 }
84#define FMT_16_BIT(fmt, vc) [fmt] = { 1, 1, 2, vc, CHIP_R600 }
Jerome Glisse285484e2011-12-16 17:03:42 -050085#define FMT_24_BIT(fmt) [fmt] = { 1, 1, 4, 0, CHIP_R600 }
Marek Olšákfe6f0bd2011-05-07 01:09:57 +020086#define FMT_32_BIT(fmt, vc) [fmt] = { 1, 1, 4, vc, CHIP_R600 }
Jerome Glisse285484e2011-12-16 17:03:42 -050087#define FMT_48_BIT(fmt) [fmt] = { 1, 1, 8, 0, CHIP_R600 }
Marek Olšákfe6f0bd2011-05-07 01:09:57 +020088#define FMT_64_BIT(fmt, vc) [fmt] = { 1, 1, 8, vc, CHIP_R600 }
89#define FMT_96_BIT(fmt) [fmt] = { 1, 1, 12, 0, CHIP_R600 }
90#define FMT_128_BIT(fmt, vc) [fmt] = { 1, 1, 16,vc, CHIP_R600 }
Dave Airlie60b212f2011-02-18 05:51:58 +000091
92struct gpu_formats {
93 unsigned blockwidth;
94 unsigned blockheight;
95 unsigned blocksize;
96 unsigned valid_color;
Marek Olšákfe6f0bd2011-05-07 01:09:57 +020097 enum radeon_family min_family;
Dave Airlie60b212f2011-02-18 05:51:58 +000098};
99
100static const struct gpu_formats color_formats_table[] = {
101 /* 8 bit */
102 FMT_8_BIT(V_038004_COLOR_8, 1),
103 FMT_8_BIT(V_038004_COLOR_4_4, 1),
104 FMT_8_BIT(V_038004_COLOR_3_3_2, 1),
105 FMT_8_BIT(V_038004_FMT_1, 0),
106
107 /* 16-bit */
108 FMT_16_BIT(V_038004_COLOR_16, 1),
109 FMT_16_BIT(V_038004_COLOR_16_FLOAT, 1),
110 FMT_16_BIT(V_038004_COLOR_8_8, 1),
111 FMT_16_BIT(V_038004_COLOR_5_6_5, 1),
112 FMT_16_BIT(V_038004_COLOR_6_5_5, 1),
113 FMT_16_BIT(V_038004_COLOR_1_5_5_5, 1),
114 FMT_16_BIT(V_038004_COLOR_4_4_4_4, 1),
115 FMT_16_BIT(V_038004_COLOR_5_5_5_1, 1),
116
117 /* 24-bit */
118 FMT_24_BIT(V_038004_FMT_8_8_8),
Jerome Glisse285484e2011-12-16 17:03:42 -0500119
Dave Airlie60b212f2011-02-18 05:51:58 +0000120 /* 32-bit */
121 FMT_32_BIT(V_038004_COLOR_32, 1),
122 FMT_32_BIT(V_038004_COLOR_32_FLOAT, 1),
123 FMT_32_BIT(V_038004_COLOR_16_16, 1),
124 FMT_32_BIT(V_038004_COLOR_16_16_FLOAT, 1),
125 FMT_32_BIT(V_038004_COLOR_8_24, 1),
126 FMT_32_BIT(V_038004_COLOR_8_24_FLOAT, 1),
127 FMT_32_BIT(V_038004_COLOR_24_8, 1),
128 FMT_32_BIT(V_038004_COLOR_24_8_FLOAT, 1),
129 FMT_32_BIT(V_038004_COLOR_10_11_11, 1),
130 FMT_32_BIT(V_038004_COLOR_10_11_11_FLOAT, 1),
131 FMT_32_BIT(V_038004_COLOR_11_11_10, 1),
132 FMT_32_BIT(V_038004_COLOR_11_11_10_FLOAT, 1),
133 FMT_32_BIT(V_038004_COLOR_2_10_10_10, 1),
134 FMT_32_BIT(V_038004_COLOR_8_8_8_8, 1),
135 FMT_32_BIT(V_038004_COLOR_10_10_10_2, 1),
136 FMT_32_BIT(V_038004_FMT_5_9_9_9_SHAREDEXP, 0),
137 FMT_32_BIT(V_038004_FMT_32_AS_8, 0),
138 FMT_32_BIT(V_038004_FMT_32_AS_8_8, 0),
139
140 /* 48-bit */
141 FMT_48_BIT(V_038004_FMT_16_16_16),
142 FMT_48_BIT(V_038004_FMT_16_16_16_FLOAT),
143
144 /* 64-bit */
145 FMT_64_BIT(V_038004_COLOR_X24_8_32_FLOAT, 1),
146 FMT_64_BIT(V_038004_COLOR_32_32, 1),
147 FMT_64_BIT(V_038004_COLOR_32_32_FLOAT, 1),
148 FMT_64_BIT(V_038004_COLOR_16_16_16_16, 1),
149 FMT_64_BIT(V_038004_COLOR_16_16_16_16_FLOAT, 1),
150
151 FMT_96_BIT(V_038004_FMT_32_32_32),
152 FMT_96_BIT(V_038004_FMT_32_32_32_FLOAT),
153
154 /* 128-bit */
155 FMT_128_BIT(V_038004_COLOR_32_32_32_32, 1),
156 FMT_128_BIT(V_038004_COLOR_32_32_32_32_FLOAT, 1),
157
158 [V_038004_FMT_GB_GR] = { 2, 1, 4, 0 },
159 [V_038004_FMT_BG_RG] = { 2, 1, 4, 0 },
160
161 /* block compressed formats */
162 [V_038004_FMT_BC1] = { 4, 4, 8, 0 },
163 [V_038004_FMT_BC2] = { 4, 4, 16, 0 },
164 [V_038004_FMT_BC3] = { 4, 4, 16, 0 },
165 [V_038004_FMT_BC4] = { 4, 4, 8, 0 },
166 [V_038004_FMT_BC5] = { 4, 4, 16, 0},
Marek Olšákfe6f0bd2011-05-07 01:09:57 +0200167 [V_038004_FMT_BC6] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
168 [V_038004_FMT_BC7] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
Dave Airlie60b212f2011-02-18 05:51:58 +0000169
Marek Olšákfe6f0bd2011-05-07 01:09:57 +0200170 /* The other Evergreen formats */
171 [V_038004_FMT_32_AS_32_32_32_32] = { 1, 1, 4, 0, CHIP_CEDAR},
Dave Airlie60b212f2011-02-18 05:51:58 +0000172};
173
Jerome Glisse285484e2011-12-16 17:03:42 -0500174bool r600_fmt_is_valid_color(u32 format)
Dave Airlie60b212f2011-02-18 05:51:58 +0000175{
Dan Carpentercf8a47d2011-02-26 04:48:18 +0300176 if (format >= ARRAY_SIZE(color_formats_table))
Dave Airlie60b212f2011-02-18 05:51:58 +0000177 return false;
Jerome Glisse285484e2011-12-16 17:03:42 -0500178
Dave Airlie60b212f2011-02-18 05:51:58 +0000179 if (color_formats_table[format].valid_color)
180 return true;
181
182 return false;
183}
184
Jerome Glisse285484e2011-12-16 17:03:42 -0500185bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family)
Dave Airlie60b212f2011-02-18 05:51:58 +0000186{
Dan Carpentercf8a47d2011-02-26 04:48:18 +0300187 if (format >= ARRAY_SIZE(color_formats_table))
Dave Airlie60b212f2011-02-18 05:51:58 +0000188 return false;
Jerome Glisse285484e2011-12-16 17:03:42 -0500189
Marek Olšákfe6f0bd2011-05-07 01:09:57 +0200190 if (family < color_formats_table[format].min_family)
191 return false;
192
Dave Airlie60b212f2011-02-18 05:51:58 +0000193 if (color_formats_table[format].blockwidth > 0)
194 return true;
195
196 return false;
197}
198
Jerome Glisse285484e2011-12-16 17:03:42 -0500199int r600_fmt_get_blocksize(u32 format)
Dave Airlie60b212f2011-02-18 05:51:58 +0000200{
Dan Carpentercf8a47d2011-02-26 04:48:18 +0300201 if (format >= ARRAY_SIZE(color_formats_table))
Dave Airlie60b212f2011-02-18 05:51:58 +0000202 return 0;
203
204 return color_formats_table[format].blocksize;
205}
206
Jerome Glisse285484e2011-12-16 17:03:42 -0500207int r600_fmt_get_nblocksx(u32 format, u32 w)
Dave Airlie60b212f2011-02-18 05:51:58 +0000208{
209 unsigned bw;
Dan Carpentercf8a47d2011-02-26 04:48:18 +0300210
211 if (format >= ARRAY_SIZE(color_formats_table))
Dave Airlie60b212f2011-02-18 05:51:58 +0000212 return 0;
213
214 bw = color_formats_table[format].blockwidth;
215 if (bw == 0)
216 return 0;
217
218 return (w + bw - 1) / bw;
219}
220
Jerome Glisse285484e2011-12-16 17:03:42 -0500221int r600_fmt_get_nblocksy(u32 format, u32 h)
Dave Airlie60b212f2011-02-18 05:51:58 +0000222{
223 unsigned bh;
Dan Carpentercf8a47d2011-02-26 04:48:18 +0300224
225 if (format >= ARRAY_SIZE(color_formats_table))
Dave Airlie60b212f2011-02-18 05:51:58 +0000226 return 0;
227
228 bh = color_formats_table[format].blockheight;
229 if (bh == 0)
230 return 0;
231
232 return (h + bh - 1) / bh;
233}
234
Alex Deucher16790562010-11-14 20:24:35 -0500235struct array_mode_checker {
236 int array_mode;
237 u32 group_size;
238 u32 nbanks;
239 u32 npipes;
240 u32 nsamples;
Dave Airlie60b212f2011-02-18 05:51:58 +0000241 u32 blocksize;
Alex Deucher16790562010-11-14 20:24:35 -0500242};
243
244/* returns alignment in pixels for pitch/height/depth and bytes for base */
Andi Kleen488479e2011-10-13 16:08:41 -0700245static int r600_get_array_mode_alignment(struct array_mode_checker *values,
Alex Deucher16790562010-11-14 20:24:35 -0500246 u32 *pitch_align,
247 u32 *height_align,
248 u32 *depth_align,
249 u64 *base_align)
250{
251 u32 tile_width = 8;
252 u32 tile_height = 8;
253 u32 macro_tile_width = values->nbanks;
254 u32 macro_tile_height = values->npipes;
Dave Airlie60b212f2011-02-18 05:51:58 +0000255 u32 tile_bytes = tile_width * tile_height * values->blocksize * values->nsamples;
Alex Deucher16790562010-11-14 20:24:35 -0500256 u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
257
258 switch (values->array_mode) {
259 case ARRAY_LINEAR_GENERAL:
260 /* technically tile_width/_height for pitch/height */
261 *pitch_align = 1; /* tile_width */
262 *height_align = 1; /* tile_height */
263 *depth_align = 1;
264 *base_align = 1;
265 break;
266 case ARRAY_LINEAR_ALIGNED:
Dave Airlie60b212f2011-02-18 05:51:58 +0000267 *pitch_align = max((u32)64, (u32)(values->group_size / values->blocksize));
Jerome Glisse285484e2011-12-16 17:03:42 -0500268 *height_align = 1;
Alex Deucher16790562010-11-14 20:24:35 -0500269 *depth_align = 1;
270 *base_align = values->group_size;
271 break;
272 case ARRAY_1D_TILED_THIN1:
273 *pitch_align = max((u32)tile_width,
274 (u32)(values->group_size /
Dave Airlie60b212f2011-02-18 05:51:58 +0000275 (tile_height * values->blocksize * values->nsamples)));
Alex Deucher16790562010-11-14 20:24:35 -0500276 *height_align = tile_height;
277 *depth_align = 1;
278 *base_align = values->group_size;
279 break;
280 case ARRAY_2D_TILED_THIN1:
Jerome Glisse285484e2011-12-16 17:03:42 -0500281 *pitch_align = max((u32)macro_tile_width * tile_width,
282 (u32)((values->group_size * values->nbanks) /
283 (values->blocksize * values->nsamples * tile_width)));
Alex Deucher16790562010-11-14 20:24:35 -0500284 *height_align = macro_tile_height * tile_height;
285 *depth_align = 1;
286 *base_align = max(macro_tile_bytes,
Dave Airlie60b212f2011-02-18 05:51:58 +0000287 (*pitch_align) * values->blocksize * (*height_align) * values->nsamples);
Alex Deucher16790562010-11-14 20:24:35 -0500288 break;
289 default:
290 return -EINVAL;
291 }
292
293 return 0;
294}
295
Jerome Glisse961fb592010-02-10 22:30:05 +0000296static void r600_cs_track_init(struct r600_cs_track *track)
297{
298 int i;
299
Alex Deucher5f77df32010-03-26 14:52:32 -0400300 /* assume DX9 mode */
301 track->sq_config = DX9_CONSTS;
Jerome Glisse961fb592010-02-10 22:30:05 +0000302 for (i = 0; i < 8; i++) {
303 track->cb_color_base_last[i] = 0;
304 track->cb_color_size[i] = 0;
305 track->cb_color_size_idx[i] = 0;
306 track->cb_color_info[i] = 0;
Jerome Glisse285484e2011-12-16 17:03:42 -0500307 track->cb_color_view[i] = 0xFFFFFFFF;
Jerome Glisse961fb592010-02-10 22:30:05 +0000308 track->cb_color_bo[i] = NULL;
309 track->cb_color_bo_offset[i] = 0xFFFFFFFF;
Alex Deucher16790562010-11-14 20:24:35 -0500310 track->cb_color_bo_mc[i] = 0xFFFFFFFF;
Jerome Glisse961fb592010-02-10 22:30:05 +0000311 }
312 track->cb_target_mask = 0xFFFFFFFF;
313 track->cb_shader_mask = 0xFFFFFFFF;
Marek Olšák3c125132012-03-19 03:09:38 +0100314 track->cb_dirty = true;
Jerome Glisse961fb592010-02-10 22:30:05 +0000315 track->db_bo = NULL;
Alex Deucher16790562010-11-14 20:24:35 -0500316 track->db_bo_mc = 0xFFFFFFFF;
Jerome Glisse961fb592010-02-10 22:30:05 +0000317 /* assume the biggest format and that htile is enabled */
318 track->db_depth_info = 7 | (1 << 25);
319 track->db_depth_view = 0xFFFFC000;
320 track->db_depth_size = 0xFFFFFFFF;
321 track->db_depth_size_idx = 0;
322 track->db_depth_control = 0xFFFFFFFF;
Marek Olšák3c125132012-03-19 03:09:38 +0100323 track->db_dirty = true;
Marek Olšákdd220a02012-01-27 12:17:59 -0500324
325 for (i = 0; i < 4; i++) {
326 track->vgt_strmout_size[i] = 0;
327 track->vgt_strmout_bo[i] = NULL;
328 track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
329 track->vgt_strmout_bo_mc[i] = 0xFFFFFFFF;
330 }
Marek Olšák3c125132012-03-19 03:09:38 +0100331 track->streamout_dirty = true;
Marek Olšák779923b2012-03-08 00:56:00 +0100332 track->sx_misc_kill_all_prims = false;
Jerome Glisse961fb592010-02-10 22:30:05 +0000333}
334
Andi Kleen488479e2011-10-13 16:08:41 -0700335static int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
Jerome Glisse961fb592010-02-10 22:30:05 +0000336{
337 struct r600_cs_track *track = p->track;
Dave Airlie60b212f2011-02-18 05:51:58 +0000338 u32 slice_tile_max, size, tmp;
Alex Deucher16790562010-11-14 20:24:35 -0500339 u32 height, height_align, pitch, pitch_align, depth_align;
340 u64 base_offset, base_align;
341 struct array_mode_checker array_check;
Jerome Glisse961fb592010-02-10 22:30:05 +0000342 volatile u32 *ib = p->ib->ptr;
Dave Airlief30df2f2010-10-21 13:55:40 +1000343 unsigned array_mode;
Dave Airlie60b212f2011-02-18 05:51:58 +0000344 u32 format;
Jerome Glisse285484e2011-12-16 17:03:42 -0500345
Jerome Glisse961fb592010-02-10 22:30:05 +0000346 if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
347 dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
348 return -EINVAL;
349 }
Alex Deucher1729dd32010-08-06 02:54:05 -0400350 size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
Dave Airlie60b212f2011-02-18 05:51:58 +0000351 format = G_0280A0_FORMAT(track->cb_color_info[i]);
Jerome Glisse285484e2011-12-16 17:03:42 -0500352 if (!r600_fmt_is_valid_color(format)) {
Jerome Glisse961fb592010-02-10 22:30:05 +0000353 dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
Dave Airlie60b212f2011-02-18 05:51:58 +0000354 __func__, __LINE__, format,
Jerome Glisse961fb592010-02-10 22:30:05 +0000355 i, track->cb_color_info[i]);
356 return -EINVAL;
357 }
Alex Deucher16790562010-11-14 20:24:35 -0500358 /* pitch in pixels */
359 pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
Jerome Glisse961fb592010-02-10 22:30:05 +0000360 slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
Dave Airlief30df2f2010-10-21 13:55:40 +1000361 slice_tile_max *= 64;
Alex Deucher16790562010-11-14 20:24:35 -0500362 height = slice_tile_max / pitch;
Jerome Glisse961fb592010-02-10 22:30:05 +0000363 if (height > 8192)
364 height = 8192;
Dave Airlief30df2f2010-10-21 13:55:40 +1000365 array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
Alex Deucher16790562010-11-14 20:24:35 -0500366
367 base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
368 array_check.array_mode = array_mode;
369 array_check.group_size = track->group_size;
370 array_check.nbanks = track->nbanks;
371 array_check.npipes = track->npipes;
372 array_check.nsamples = track->nsamples;
Jerome Glisse285484e2011-12-16 17:03:42 -0500373 array_check.blocksize = r600_fmt_get_blocksize(format);
Alex Deucher16790562010-11-14 20:24:35 -0500374 if (r600_get_array_mode_alignment(&array_check,
375 &pitch_align, &height_align, &depth_align, &base_align)) {
376 dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
377 G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
378 track->cb_color_info[i]);
379 return -EINVAL;
380 }
Dave Airlief30df2f2010-10-21 13:55:40 +1000381 switch (array_mode) {
Jerome Glisse961fb592010-02-10 22:30:05 +0000382 case V_0280A0_ARRAY_LINEAR_GENERAL:
Alex Deucher40e2a5c2010-06-04 18:41:42 -0400383 break;
Jerome Glisse961fb592010-02-10 22:30:05 +0000384 case V_0280A0_ARRAY_LINEAR_ALIGNED:
Jerome Glisse961fb592010-02-10 22:30:05 +0000385 break;
386 case V_0280A0_ARRAY_1D_TILED_THIN1:
Alex Deucher8f895da2010-10-26 20:22:42 -0400387 /* avoid breaking userspace */
388 if (height > 7)
389 height &= ~0x7;
Jerome Glisse961fb592010-02-10 22:30:05 +0000390 break;
391 case V_0280A0_ARRAY_2D_TILED_THIN1:
Jerome Glisse961fb592010-02-10 22:30:05 +0000392 break;
393 default:
394 dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
395 G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
396 track->cb_color_info[i]);
397 return -EINVAL;
398 }
Alex Deucher16790562010-11-14 20:24:35 -0500399
400 if (!IS_ALIGNED(pitch, pitch_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -0500401 dev_warn(p->dev, "%s:%d cb pitch (%d, 0x%x, %d) invalid\n",
402 __func__, __LINE__, pitch, pitch_align, array_mode);
Alex Deucher16790562010-11-14 20:24:35 -0500403 return -EINVAL;
404 }
405 if (!IS_ALIGNED(height, height_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -0500406 dev_warn(p->dev, "%s:%d cb height (%d, 0x%x, %d) invalid\n",
407 __func__, __LINE__, height, height_align, array_mode);
Alex Deucher16790562010-11-14 20:24:35 -0500408 return -EINVAL;
409 }
410 if (!IS_ALIGNED(base_offset, base_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -0500411 dev_warn(p->dev, "%s offset[%d] 0x%llx 0x%llx, %d not aligned\n", __func__, i,
412 base_offset, base_align, array_mode);
Alex Deucher16790562010-11-14 20:24:35 -0500413 return -EINVAL;
414 }
415
Jerome Glisse961fb592010-02-10 22:30:05 +0000416 /* check offset */
Jerome Glisse285484e2011-12-16 17:03:42 -0500417 tmp = r600_fmt_get_nblocksy(format, height) * r600_fmt_get_nblocksx(format, pitch) * r600_fmt_get_blocksize(format);
418 switch (array_mode) {
419 default:
420 case V_0280A0_ARRAY_LINEAR_GENERAL:
421 case V_0280A0_ARRAY_LINEAR_ALIGNED:
422 tmp += track->cb_color_view[i] & 0xFF;
423 break;
424 case V_0280A0_ARRAY_1D_TILED_THIN1:
425 case V_0280A0_ARRAY_2D_TILED_THIN1:
426 tmp += G_028080_SLICE_MAX(track->cb_color_view[i]) * tmp;
427 break;
428 }
Jerome Glisse961fb592010-02-10 22:30:05 +0000429 if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
Dave Airlief30df2f2010-10-21 13:55:40 +1000430 if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
431 /* the initial DDX does bad things with the CB size occasionally */
432 /* it rounds up height too far for slice tile max but the BO is smaller */
Alex Deuchera1a82132010-12-13 14:03:09 -0500433 /* r600c,g also seem to flush at bad times in some apps resulting in
434 * bogus values here. So for linear just allow anything to avoid breaking
435 * broken userspace.
436 */
Dave Airlief30df2f2010-10-21 13:55:40 +1000437 } else {
Jerome Glisse285484e2011-12-16 17:03:42 -0500438 dev_warn(p->dev, "%s offset[%d] %d %d %d %lu too big (%d %d) (%d %d %d)\n",
439 __func__, i, array_mode,
Alex Deucherc2049b32011-02-13 18:42:41 -0500440 track->cb_color_bo_offset[i], tmp,
Jerome Glisse285484e2011-12-16 17:03:42 -0500441 radeon_bo_size(track->cb_color_bo[i]),
442 pitch, height, r600_fmt_get_nblocksx(format, pitch),
443 r600_fmt_get_nblocksy(format, height),
444 r600_fmt_get_blocksize(format));
Dave Airlief30df2f2010-10-21 13:55:40 +1000445 return -EINVAL;
446 }
Alex Deucher40e2a5c2010-06-04 18:41:42 -0400447 }
Jerome Glisse961fb592010-02-10 22:30:05 +0000448 /* limit max tile */
Alex Deucher16790562010-11-14 20:24:35 -0500449 tmp = (height * pitch) >> 6;
Jerome Glisse961fb592010-02-10 22:30:05 +0000450 if (tmp < slice_tile_max)
451 slice_tile_max = tmp;
Alex Deucher16790562010-11-14 20:24:35 -0500452 tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
Jerome Glisse961fb592010-02-10 22:30:05 +0000453 S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
454 ib[track->cb_color_size_idx[i]] = tmp;
455 return 0;
456}
457
458static int r600_cs_track_check(struct radeon_cs_parser *p)
459{
460 struct r600_cs_track *track = p->track;
461 u32 tmp;
462 int r, i;
463 volatile u32 *ib = p->ib->ptr;
464
465 /* on legacy kernel we don't perform advanced check */
466 if (p->rdev == NULL)
467 return 0;
Marek Olšákdd220a02012-01-27 12:17:59 -0500468
469 /* check streamout */
Marek Olšák3c125132012-03-19 03:09:38 +0100470 if (track->streamout_dirty && track->vgt_strmout_en) {
Marek Olšákdd220a02012-01-27 12:17:59 -0500471 for (i = 0; i < 4; i++) {
472 if (track->vgt_strmout_buffer_en & (1 << i)) {
473 if (track->vgt_strmout_bo[i]) {
474 u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
475 (u64)track->vgt_strmout_size[i];
476 if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
477 DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
478 i, offset,
479 radeon_bo_size(track->vgt_strmout_bo[i]));
480 return -EINVAL;
481 }
482 } else {
483 dev_warn(p->dev, "No buffer for streamout %d\n", i);
484 return -EINVAL;
485 }
486 }
487 }
Marek Olšák3c125132012-03-19 03:09:38 +0100488 track->streamout_dirty = false;
Jerome Glisse961fb592010-02-10 22:30:05 +0000489 }
Marek Olšákdd220a02012-01-27 12:17:59 -0500490
Marek Olšák779923b2012-03-08 00:56:00 +0100491 if (track->sx_misc_kill_all_prims)
492 return 0;
493
Jerome Glisse961fb592010-02-10 22:30:05 +0000494 /* check that we have a cb for each enabled target, we don't check
495 * shader_mask because it seems mesa isn't always setting it :(
496 */
Marek Olšák3c125132012-03-19 03:09:38 +0100497 if (track->cb_dirty) {
498 tmp = track->cb_target_mask;
499 for (i = 0; i < 8; i++) {
500 if ((tmp >> (i * 4)) & 0xF) {
501 /* at least one component is enabled */
502 if (track->cb_color_bo[i] == NULL) {
503 dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
504 __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
505 return -EINVAL;
506 }
507 /* perform rewrite of CB_COLOR[0-7]_SIZE */
508 r = r600_cs_track_validate_cb(p, i);
509 if (r)
510 return r;
Jerome Glisse961fb592010-02-10 22:30:05 +0000511 }
Jerome Glisse961fb592010-02-10 22:30:05 +0000512 }
Marek Olšák3c125132012-03-19 03:09:38 +0100513 track->cb_dirty = false;
Jerome Glisse961fb592010-02-10 22:30:05 +0000514 }
Alex Deucher16790562010-11-14 20:24:35 -0500515
Marek Olšák3c125132012-03-19 03:09:38 +0100516 if (track->db_dirty) {
517 /* Check depth buffer */
518 if (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
519 G_028800_Z_ENABLE(track->db_depth_control)) {
520 u32 nviews, bpe, ntiles, size, slice_tile_max;
521 u32 height, height_align, pitch, pitch_align, depth_align;
522 u64 base_offset, base_align;
523 struct array_mode_checker array_check;
524 int array_mode;
525
526 if (track->db_bo == NULL) {
527 dev_warn(p->dev, "z/stencil with no depth buffer\n");
Jerome Glisse961fb592010-02-10 22:30:05 +0000528 return -EINVAL;
529 }
Marek Olšák3c125132012-03-19 03:09:38 +0100530 if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
531 dev_warn(p->dev, "this kernel doesn't support z/stencil htile\n");
Jerome Glisse961fb592010-02-10 22:30:05 +0000532 return -EINVAL;
533 }
Marek Olšák3c125132012-03-19 03:09:38 +0100534 switch (G_028010_FORMAT(track->db_depth_info)) {
535 case V_028010_DEPTH_16:
536 bpe = 2;
Alex Deucher40e2a5c2010-06-04 18:41:42 -0400537 break;
Marek Olšák3c125132012-03-19 03:09:38 +0100538 case V_028010_DEPTH_X8_24:
539 case V_028010_DEPTH_8_24:
540 case V_028010_DEPTH_X8_24_FLOAT:
541 case V_028010_DEPTH_8_24_FLOAT:
542 case V_028010_DEPTH_32_FLOAT:
543 bpe = 4;
544 break;
545 case V_028010_DEPTH_X24_8_32_FLOAT:
546 bpe = 8;
Alex Deucher40e2a5c2010-06-04 18:41:42 -0400547 break;
548 default:
Marek Olšák3c125132012-03-19 03:09:38 +0100549 dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
Alex Deucher40e2a5c2010-06-04 18:41:42 -0400550 return -EINVAL;
551 }
Marek Olšák3c125132012-03-19 03:09:38 +0100552 if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
553 if (!track->db_depth_size_idx) {
554 dev_warn(p->dev, "z/stencil buffer size not set\n");
555 return -EINVAL;
556 }
557 tmp = radeon_bo_size(track->db_bo) - track->db_offset;
558 tmp = (tmp / bpe) >> 6;
559 if (!tmp) {
560 dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
561 track->db_depth_size, bpe, track->db_offset,
562 radeon_bo_size(track->db_bo));
563 return -EINVAL;
564 }
565 ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
566 } else {
567 size = radeon_bo_size(track->db_bo);
568 /* pitch in pixels */
569 pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
570 slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
571 slice_tile_max *= 64;
572 height = slice_tile_max / pitch;
573 if (height > 8192)
574 height = 8192;
575 base_offset = track->db_bo_mc + track->db_offset;
576 array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
577 array_check.array_mode = array_mode;
578 array_check.group_size = track->group_size;
579 array_check.nbanks = track->nbanks;
580 array_check.npipes = track->npipes;
581 array_check.nsamples = track->nsamples;
582 array_check.blocksize = bpe;
583 if (r600_get_array_mode_alignment(&array_check,
584 &pitch_align, &height_align, &depth_align, &base_align)) {
585 dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
586 G_028010_ARRAY_MODE(track->db_depth_info),
587 track->db_depth_info);
588 return -EINVAL;
589 }
590 switch (array_mode) {
591 case V_028010_ARRAY_1D_TILED_THIN1:
592 /* don't break userspace */
593 height &= ~0x7;
594 break;
595 case V_028010_ARRAY_2D_TILED_THIN1:
596 break;
597 default:
598 dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
599 G_028010_ARRAY_MODE(track->db_depth_info),
600 track->db_depth_info);
601 return -EINVAL;
602 }
Alex Deucher16790562010-11-14 20:24:35 -0500603
Marek Olšák3c125132012-03-19 03:09:38 +0100604 if (!IS_ALIGNED(pitch, pitch_align)) {
605 dev_warn(p->dev, "%s:%d db pitch (%d, 0x%x, %d) invalid\n",
606 __func__, __LINE__, pitch, pitch_align, array_mode);
607 return -EINVAL;
608 }
609 if (!IS_ALIGNED(height, height_align)) {
610 dev_warn(p->dev, "%s:%d db height (%d, 0x%x, %d) invalid\n",
611 __func__, __LINE__, height, height_align, array_mode);
612 return -EINVAL;
613 }
614 if (!IS_ALIGNED(base_offset, base_align)) {
615 dev_warn(p->dev, "%s offset[%d] 0x%llx, 0x%llx, %d not aligned\n", __func__, i,
616 base_offset, base_align, array_mode);
617 return -EINVAL;
618 }
Alex Deucher16790562010-11-14 20:24:35 -0500619
Marek Olšák3c125132012-03-19 03:09:38 +0100620 ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
621 nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
622 tmp = ntiles * bpe * 64 * nviews;
623 if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
624 dev_warn(p->dev, "z/stencil buffer (%d) too small (0x%08X %d %d %d -> %u have %lu)\n",
625 array_mode,
626 track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
627 radeon_bo_size(track->db_bo));
628 return -EINVAL;
629 }
Jerome Glisse961fb592010-02-10 22:30:05 +0000630 }
631 }
Marek Olšák3c125132012-03-19 03:09:38 +0100632 track->db_dirty = false;
Jerome Glisse961fb592010-02-10 22:30:05 +0000633 }
634 return 0;
635}
636
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000637/**
638 * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
639 * @parser: parser structure holding parsing context.
640 * @pkt: where to store packet informations
641 *
642 * Assume that chunk_ib_index is properly set. Will return -EINVAL
643 * if packet is bigger than remaining ib size. or if packets is unknown.
644 **/
645int r600_cs_packet_parse(struct radeon_cs_parser *p,
646 struct radeon_cs_packet *pkt,
647 unsigned idx)
648{
649 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
650 uint32_t header;
651
652 if (idx >= ib_chunk->length_dw) {
653 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
654 idx, ib_chunk->length_dw);
655 return -EINVAL;
656 }
Dave Airlie513bcb42009-09-23 16:56:27 +1000657 header = radeon_get_ib_value(p, idx);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000658 pkt->idx = idx;
659 pkt->type = CP_PACKET_GET_TYPE(header);
660 pkt->count = CP_PACKET_GET_COUNT(header);
661 pkt->one_reg_wr = 0;
662 switch (pkt->type) {
663 case PACKET_TYPE0:
664 pkt->reg = CP_PACKET0_GET_REG(header);
665 break;
666 case PACKET_TYPE3:
667 pkt->opcode = CP_PACKET3_GET_OPCODE(header);
668 break;
669 case PACKET_TYPE2:
670 pkt->count = -1;
671 break;
672 default:
673 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
674 return -EINVAL;
675 }
676 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
677 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
678 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
679 return -EINVAL;
680 }
681 return 0;
682}
683
684/**
685 * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
686 * @parser: parser structure holding parsing context.
687 * @data: pointer to relocation data
688 * @offset_start: starting offset
689 * @offset_mask: offset mask (to align start offset on)
690 * @reloc: reloc informations
691 *
692 * Check next packet is relocation packet3, do bo validation and compute
693 * GPU offset using the provided start.
694 **/
695static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
696 struct radeon_cs_reloc **cs_reloc)
697{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000698 struct radeon_cs_chunk *relocs_chunk;
699 struct radeon_cs_packet p3reloc;
700 unsigned idx;
701 int r;
702
703 if (p->chunk_relocs_idx == -1) {
704 DRM_ERROR("No relocation chunk !\n");
705 return -EINVAL;
706 }
707 *cs_reloc = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000708 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
709 r = r600_cs_packet_parse(p, &p3reloc, p->idx);
710 if (r) {
711 return r;
712 }
713 p->idx += p3reloc.count + 2;
714 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
715 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
716 p3reloc.idx);
717 return -EINVAL;
718 }
Dave Airlie513bcb42009-09-23 16:56:27 +1000719 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000720 if (idx >= relocs_chunk->length_dw) {
721 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
722 idx, relocs_chunk->length_dw);
723 return -EINVAL;
724 }
725 /* FIXME: we assume reloc size is 4 dwords */
726 *cs_reloc = p->relocs_ptr[(idx / 4)];
727 return 0;
728}
729
730/**
731 * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
732 * @parser: parser structure holding parsing context.
733 * @data: pointer to relocation data
734 * @offset_start: starting offset
735 * @offset_mask: offset mask (to align start offset on)
736 * @reloc: reloc informations
737 *
738 * Check next packet is relocation packet3, do bo validation and compute
739 * GPU offset using the provided start.
740 **/
741static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
742 struct radeon_cs_reloc **cs_reloc)
743{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000744 struct radeon_cs_chunk *relocs_chunk;
745 struct radeon_cs_packet p3reloc;
746 unsigned idx;
747 int r;
748
749 if (p->chunk_relocs_idx == -1) {
750 DRM_ERROR("No relocation chunk !\n");
751 return -EINVAL;
752 }
753 *cs_reloc = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000754 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
755 r = r600_cs_packet_parse(p, &p3reloc, p->idx);
756 if (r) {
757 return r;
758 }
759 p->idx += p3reloc.count + 2;
760 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
761 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
762 p3reloc.idx);
763 return -EINVAL;
764 }
Dave Airlie513bcb42009-09-23 16:56:27 +1000765 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000766 if (idx >= relocs_chunk->length_dw) {
767 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
768 idx, relocs_chunk->length_dw);
769 return -EINVAL;
770 }
Julia Lawalle265f39e2009-12-19 08:16:33 +0100771 *cs_reloc = p->relocs;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000772 (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
773 (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
774 return 0;
775}
776
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400777/**
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100778 * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
779 * @parser: parser structure holding parsing context.
780 *
781 * Check next packet is relocation packet3, do bo validation and compute
782 * GPU offset using the provided start.
783 **/
Andi Kleen488479e2011-10-13 16:08:41 -0700784static int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100785{
786 struct radeon_cs_packet p3reloc;
787 int r;
788
789 r = r600_cs_packet_parse(p, &p3reloc, p->idx);
790 if (r) {
791 return 0;
792 }
793 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
794 return 0;
795 }
796 return 1;
797}
798
799/**
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400800 * r600_cs_packet_next_vline() - parse userspace VLINE packet
801 * @parser: parser structure holding parsing context.
802 *
803 * Userspace sends a special sequence for VLINE waits.
804 * PACKET0 - VLINE_START_END + value
805 * PACKET3 - WAIT_REG_MEM poll vline status reg
806 * RELOC (P3) - crtc_id in reloc.
807 *
808 * This function parses this and relocates the VLINE START END
809 * and WAIT_REG_MEM packets to the correct crtc.
810 * It also detects a switched off crtc and nulls out the
811 * wait in that case.
812 */
813static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
814{
815 struct drm_mode_object *obj;
816 struct drm_crtc *crtc;
817 struct radeon_crtc *radeon_crtc;
818 struct radeon_cs_packet p3reloc, wait_reg_mem;
819 int crtc_id;
820 int r;
821 uint32_t header, h_idx, reg, wait_reg_mem_info;
822 volatile uint32_t *ib;
823
824 ib = p->ib->ptr;
825
826 /* parse the WAIT_REG_MEM */
827 r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
828 if (r)
829 return r;
830
831 /* check its a WAIT_REG_MEM */
832 if (wait_reg_mem.type != PACKET_TYPE3 ||
833 wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
834 DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
Paul Bollea3a88a62011-03-16 22:10:06 +0100835 return -EINVAL;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400836 }
837
838 wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
839 /* bit 4 is reg (0) or mem (1) */
840 if (wait_reg_mem_info & 0x10) {
841 DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
Paul Bollea3a88a62011-03-16 22:10:06 +0100842 return -EINVAL;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400843 }
844 /* waiting for value to be equal */
845 if ((wait_reg_mem_info & 0x7) != 0x3) {
846 DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
Paul Bollea3a88a62011-03-16 22:10:06 +0100847 return -EINVAL;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400848 }
849 if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
850 DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
Paul Bollea3a88a62011-03-16 22:10:06 +0100851 return -EINVAL;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400852 }
853
854 if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
855 DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
Paul Bollea3a88a62011-03-16 22:10:06 +0100856 return -EINVAL;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400857 }
858
859 /* jump over the NOP */
860 r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
861 if (r)
862 return r;
863
864 h_idx = p->idx - 2;
865 p->idx += wait_reg_mem.count + 2;
866 p->idx += p3reloc.count + 2;
867
868 header = radeon_get_ib_value(p, h_idx);
869 crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
Dave Airlied4ac6a02009-10-08 11:32:49 +1000870 reg = CP_PACKET0_GET_REG(header);
Dave Airlie29508eb2010-07-22 09:57:13 +1000871
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400872 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
873 if (!obj) {
874 DRM_ERROR("cannot find crtc %d\n", crtc_id);
Paul Bollea3a88a62011-03-16 22:10:06 +0100875 return -EINVAL;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400876 }
877 crtc = obj_to_crtc(obj);
878 radeon_crtc = to_radeon_crtc(crtc);
879 crtc_id = radeon_crtc->crtc_id;
880
881 if (!crtc->enabled) {
882 /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
883 ib[h_idx + 2] = PACKET2(0);
884 ib[h_idx + 3] = PACKET2(0);
885 ib[h_idx + 4] = PACKET2(0);
886 ib[h_idx + 5] = PACKET2(0);
887 ib[h_idx + 6] = PACKET2(0);
888 ib[h_idx + 7] = PACKET2(0);
889 ib[h_idx + 8] = PACKET2(0);
890 } else if (crtc_id == 1) {
891 switch (reg) {
892 case AVIVO_D1MODE_VLINE_START_END:
893 header &= ~R600_CP_PACKET0_REG_MASK;
894 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
895 break;
896 default:
897 DRM_ERROR("unknown crtc reloc\n");
Paul Bollea3a88a62011-03-16 22:10:06 +0100898 return -EINVAL;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400899 }
900 ib[h_idx] = header;
901 ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
902 }
Paul Bollea3a88a62011-03-16 22:10:06 +0100903
904 return 0;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400905}
906
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000907static int r600_packet0_check(struct radeon_cs_parser *p,
908 struct radeon_cs_packet *pkt,
909 unsigned idx, unsigned reg)
910{
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400911 int r;
912
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000913 switch (reg) {
914 case AVIVO_D1MODE_VLINE_START_END:
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400915 r = r600_cs_packet_parse_vline(p);
916 if (r) {
917 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
918 idx, reg);
919 return r;
920 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000921 break;
922 default:
923 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
924 reg, idx);
925 return -EINVAL;
926 }
927 return 0;
928}
929
930static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
931 struct radeon_cs_packet *pkt)
932{
933 unsigned reg, i;
934 unsigned idx;
935 int r;
936
937 idx = pkt->idx + 1;
938 reg = pkt->reg;
939 for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
940 r = r600_packet0_check(p, pkt, idx, reg);
941 if (r) {
942 return r;
943 }
944 }
945 return 0;
946}
947
Jerome Glisse961fb592010-02-10 22:30:05 +0000948/**
949 * r600_cs_check_reg() - check if register is authorized or not
950 * @parser: parser structure holding parsing context
951 * @reg: register we are testing
952 * @idx: index into the cs buffer
953 *
954 * This function will test against r600_reg_safe_bm and return 0
955 * if register is safe. If register is not flag as safe this function
956 * will test it against a list of register needind special handling.
957 */
Andi Kleen488479e2011-10-13 16:08:41 -0700958static int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
Jerome Glisse961fb592010-02-10 22:30:05 +0000959{
960 struct r600_cs_track *track = (struct r600_cs_track *)p->track;
961 struct radeon_cs_reloc *reloc;
Jerome Glisse961fb592010-02-10 22:30:05 +0000962 u32 m, i, tmp, *ib;
963 int r;
964
965 i = (reg >> 7);
Dan Carpenter88498832011-07-27 09:53:40 +0000966 if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
Jerome Glisse961fb592010-02-10 22:30:05 +0000967 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
968 return -EINVAL;
969 }
970 m = 1 << ((reg >> 2) & 31);
971 if (!(r600_reg_safe_bm[i] & m))
972 return 0;
973 ib = p->ib->ptr;
974 switch (reg) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300975 /* force following reg to 0 in an attempt to disable out buffer
Jerome Glisse961fb592010-02-10 22:30:05 +0000976 * which will need us to better understand how it works to perform
977 * security check on it (Jerome)
978 */
979 case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
980 case R_008C44_SQ_ESGS_RING_SIZE:
981 case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
982 case R_008C54_SQ_ESTMP_RING_SIZE:
983 case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
984 case R_008C74_SQ_FBUF_RING_SIZE:
985 case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
986 case R_008C5C_SQ_GSTMP_RING_SIZE:
987 case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
988 case R_008C4C_SQ_GSVS_RING_SIZE:
989 case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
990 case R_008C6C_SQ_PSTMP_RING_SIZE:
991 case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
992 case R_008C7C_SQ_REDUC_RING_SIZE:
993 case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
994 case R_008C64_SQ_VSTMP_RING_SIZE:
995 case R_0288C8_SQ_GS_VERT_ITEMSIZE:
996 /* get value to populate the IB don't remove */
997 tmp =radeon_get_ib_value(p, idx);
998 ib[idx] = 0;
999 break;
Alex Deucher5f77df32010-03-26 14:52:32 -04001000 case SQ_CONFIG:
1001 track->sq_config = radeon_get_ib_value(p, idx);
1002 break;
Jerome Glisse961fb592010-02-10 22:30:05 +00001003 case R_028800_DB_DEPTH_CONTROL:
1004 track->db_depth_control = radeon_get_ib_value(p, idx);
Marek Olšák3c125132012-03-19 03:09:38 +01001005 track->db_dirty = true;
Jerome Glisse961fb592010-02-10 22:30:05 +00001006 break;
1007 case R_028010_DB_DEPTH_INFO:
Jerome Glisse721604a2012-01-05 22:11:05 -05001008 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
Marek Olšáke70f2242011-10-25 01:38:45 +02001009 r600_cs_packet_next_is_pkt3_nop(p)) {
Alex Deucher7f813372010-05-20 12:43:52 -04001010 r = r600_cs_packet_next_reloc(p, &reloc);
1011 if (r) {
1012 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1013 "0x%04X\n", reg);
1014 return -EINVAL;
1015 }
1016 track->db_depth_info = radeon_get_ib_value(p, idx);
1017 ib[idx] &= C_028010_ARRAY_MODE;
1018 track->db_depth_info &= C_028010_ARRAY_MODE;
1019 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
1020 ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
1021 track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
1022 } else {
1023 ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
1024 track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
1025 }
Marek Olšák3c125132012-03-19 03:09:38 +01001026 } else {
Alex Deucher7f813372010-05-20 12:43:52 -04001027 track->db_depth_info = radeon_get_ib_value(p, idx);
Marek Olšák3c125132012-03-19 03:09:38 +01001028 }
1029 track->db_dirty = true;
Jerome Glisse961fb592010-02-10 22:30:05 +00001030 break;
1031 case R_028004_DB_DEPTH_VIEW:
1032 track->db_depth_view = radeon_get_ib_value(p, idx);
Marek Olšák3c125132012-03-19 03:09:38 +01001033 track->db_dirty = true;
Jerome Glisse961fb592010-02-10 22:30:05 +00001034 break;
1035 case R_028000_DB_DEPTH_SIZE:
1036 track->db_depth_size = radeon_get_ib_value(p, idx);
1037 track->db_depth_size_idx = idx;
Marek Olšák3c125132012-03-19 03:09:38 +01001038 track->db_dirty = true;
Jerome Glisse961fb592010-02-10 22:30:05 +00001039 break;
1040 case R_028AB0_VGT_STRMOUT_EN:
1041 track->vgt_strmout_en = radeon_get_ib_value(p, idx);
Marek Olšák3c125132012-03-19 03:09:38 +01001042 track->streamout_dirty = true;
Jerome Glisse961fb592010-02-10 22:30:05 +00001043 break;
1044 case R_028B20_VGT_STRMOUT_BUFFER_EN:
1045 track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
Marek Olšák3c125132012-03-19 03:09:38 +01001046 track->streamout_dirty = true;
Jerome Glisse961fb592010-02-10 22:30:05 +00001047 break;
Marek Olšákdd220a02012-01-27 12:17:59 -05001048 case VGT_STRMOUT_BUFFER_BASE_0:
1049 case VGT_STRMOUT_BUFFER_BASE_1:
1050 case VGT_STRMOUT_BUFFER_BASE_2:
1051 case VGT_STRMOUT_BUFFER_BASE_3:
1052 r = r600_cs_packet_next_reloc(p, &reloc);
1053 if (r) {
1054 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1055 "0x%04X\n", reg);
1056 return -EINVAL;
1057 }
1058 tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
1059 track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
1060 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1061 track->vgt_strmout_bo[tmp] = reloc->robj;
1062 track->vgt_strmout_bo_mc[tmp] = reloc->lobj.gpu_offset;
Marek Olšák3c125132012-03-19 03:09:38 +01001063 track->streamout_dirty = true;
Marek Olšákdd220a02012-01-27 12:17:59 -05001064 break;
1065 case VGT_STRMOUT_BUFFER_SIZE_0:
1066 case VGT_STRMOUT_BUFFER_SIZE_1:
1067 case VGT_STRMOUT_BUFFER_SIZE_2:
1068 case VGT_STRMOUT_BUFFER_SIZE_3:
1069 tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
1070 /* size in register is DWs, convert to bytes */
1071 track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
Marek Olšák3c125132012-03-19 03:09:38 +01001072 track->streamout_dirty = true;
Marek Olšákdd220a02012-01-27 12:17:59 -05001073 break;
1074 case CP_COHER_BASE:
1075 r = r600_cs_packet_next_reloc(p, &reloc);
1076 if (r) {
1077 dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
1078 "0x%04X\n", reg);
1079 return -EINVAL;
1080 }
1081 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1082 break;
Jerome Glisse961fb592010-02-10 22:30:05 +00001083 case R_028238_CB_TARGET_MASK:
1084 track->cb_target_mask = radeon_get_ib_value(p, idx);
Marek Olšák3c125132012-03-19 03:09:38 +01001085 track->cb_dirty = true;
Jerome Glisse961fb592010-02-10 22:30:05 +00001086 break;
1087 case R_02823C_CB_SHADER_MASK:
1088 track->cb_shader_mask = radeon_get_ib_value(p, idx);
1089 break;
1090 case R_028C04_PA_SC_AA_CONFIG:
1091 tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
1092 track->nsamples = 1 << tmp;
Marek Olšák3c125132012-03-19 03:09:38 +01001093 track->cb_dirty = true;
Jerome Glisse961fb592010-02-10 22:30:05 +00001094 break;
1095 case R_0280A0_CB_COLOR0_INFO:
1096 case R_0280A4_CB_COLOR1_INFO:
1097 case R_0280A8_CB_COLOR2_INFO:
1098 case R_0280AC_CB_COLOR3_INFO:
1099 case R_0280B0_CB_COLOR4_INFO:
1100 case R_0280B4_CB_COLOR5_INFO:
1101 case R_0280B8_CB_COLOR6_INFO:
1102 case R_0280BC_CB_COLOR7_INFO:
Jerome Glisse721604a2012-01-05 22:11:05 -05001103 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
Marek Olšáke70f2242011-10-25 01:38:45 +02001104 r600_cs_packet_next_is_pkt3_nop(p)) {
Alex Deucher7f813372010-05-20 12:43:52 -04001105 r = r600_cs_packet_next_reloc(p, &reloc);
1106 if (r) {
1107 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1108 return -EINVAL;
1109 }
1110 tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
1111 track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
1112 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
1113 ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
1114 track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
1115 } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
1116 ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
1117 track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
1118 }
1119 } else {
1120 tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
1121 track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
1122 }
Marek Olšák3c125132012-03-19 03:09:38 +01001123 track->cb_dirty = true;
Jerome Glisse961fb592010-02-10 22:30:05 +00001124 break;
Jerome Glisse285484e2011-12-16 17:03:42 -05001125 case R_028080_CB_COLOR0_VIEW:
1126 case R_028084_CB_COLOR1_VIEW:
1127 case R_028088_CB_COLOR2_VIEW:
1128 case R_02808C_CB_COLOR3_VIEW:
1129 case R_028090_CB_COLOR4_VIEW:
1130 case R_028094_CB_COLOR5_VIEW:
1131 case R_028098_CB_COLOR6_VIEW:
1132 case R_02809C_CB_COLOR7_VIEW:
1133 tmp = (reg - R_028080_CB_COLOR0_VIEW) / 4;
1134 track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
Marek Olšák3c125132012-03-19 03:09:38 +01001135 track->cb_dirty = true;
Jerome Glisse285484e2011-12-16 17:03:42 -05001136 break;
Jerome Glisse961fb592010-02-10 22:30:05 +00001137 case R_028060_CB_COLOR0_SIZE:
1138 case R_028064_CB_COLOR1_SIZE:
1139 case R_028068_CB_COLOR2_SIZE:
1140 case R_02806C_CB_COLOR3_SIZE:
1141 case R_028070_CB_COLOR4_SIZE:
1142 case R_028074_CB_COLOR5_SIZE:
1143 case R_028078_CB_COLOR6_SIZE:
1144 case R_02807C_CB_COLOR7_SIZE:
1145 tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
1146 track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
1147 track->cb_color_size_idx[tmp] = idx;
Marek Olšák3c125132012-03-19 03:09:38 +01001148 track->cb_dirty = true;
Jerome Glisse961fb592010-02-10 22:30:05 +00001149 break;
1150 /* This register were added late, there is userspace
1151 * which does provide relocation for those but set
1152 * 0 offset. In order to avoid breaking old userspace
1153 * we detect this and set address to point to last
1154 * CB_COLOR0_BASE, note that if userspace doesn't set
1155 * CB_COLOR0_BASE before this register we will report
1156 * error. Old userspace always set CB_COLOR0_BASE
1157 * before any of this.
1158 */
1159 case R_0280E0_CB_COLOR0_FRAG:
1160 case R_0280E4_CB_COLOR1_FRAG:
1161 case R_0280E8_CB_COLOR2_FRAG:
1162 case R_0280EC_CB_COLOR3_FRAG:
1163 case R_0280F0_CB_COLOR4_FRAG:
1164 case R_0280F4_CB_COLOR5_FRAG:
1165 case R_0280F8_CB_COLOR6_FRAG:
1166 case R_0280FC_CB_COLOR7_FRAG:
1167 tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
1168 if (!r600_cs_packet_next_is_pkt3_nop(p)) {
1169 if (!track->cb_color_base_last[tmp]) {
1170 dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
1171 return -EINVAL;
1172 }
1173 ib[idx] = track->cb_color_base_last[tmp];
Jerome Glisse961fb592010-02-10 22:30:05 +00001174 track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
1175 } else {
1176 r = r600_cs_packet_next_reloc(p, &reloc);
1177 if (r) {
1178 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1179 return -EINVAL;
1180 }
1181 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1182 track->cb_color_frag_bo[tmp] = reloc->robj;
1183 }
1184 break;
1185 case R_0280C0_CB_COLOR0_TILE:
1186 case R_0280C4_CB_COLOR1_TILE:
1187 case R_0280C8_CB_COLOR2_TILE:
1188 case R_0280CC_CB_COLOR3_TILE:
1189 case R_0280D0_CB_COLOR4_TILE:
1190 case R_0280D4_CB_COLOR5_TILE:
1191 case R_0280D8_CB_COLOR6_TILE:
1192 case R_0280DC_CB_COLOR7_TILE:
1193 tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
1194 if (!r600_cs_packet_next_is_pkt3_nop(p)) {
1195 if (!track->cb_color_base_last[tmp]) {
1196 dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
1197 return -EINVAL;
1198 }
1199 ib[idx] = track->cb_color_base_last[tmp];
Jerome Glisse961fb592010-02-10 22:30:05 +00001200 track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
1201 } else {
1202 r = r600_cs_packet_next_reloc(p, &reloc);
1203 if (r) {
1204 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1205 return -EINVAL;
1206 }
1207 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1208 track->cb_color_tile_bo[tmp] = reloc->robj;
1209 }
1210 break;
1211 case CB_COLOR0_BASE:
1212 case CB_COLOR1_BASE:
1213 case CB_COLOR2_BASE:
1214 case CB_COLOR3_BASE:
1215 case CB_COLOR4_BASE:
1216 case CB_COLOR5_BASE:
1217 case CB_COLOR6_BASE:
1218 case CB_COLOR7_BASE:
1219 r = r600_cs_packet_next_reloc(p, &reloc);
1220 if (r) {
1221 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1222 "0x%04X\n", reg);
1223 return -EINVAL;
1224 }
Jerome Glisse7cb72ef2010-02-11 12:44:32 +01001225 tmp = (reg - CB_COLOR0_BASE) / 4;
Alex Deucher1729dd32010-08-06 02:54:05 -04001226 track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
Jerome Glisse961fb592010-02-10 22:30:05 +00001227 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Jerome Glisse961fb592010-02-10 22:30:05 +00001228 track->cb_color_base_last[tmp] = ib[idx];
1229 track->cb_color_bo[tmp] = reloc->robj;
Alex Deucher16790562010-11-14 20:24:35 -05001230 track->cb_color_bo_mc[tmp] = reloc->lobj.gpu_offset;
Marek Olšák3c125132012-03-19 03:09:38 +01001231 track->cb_dirty = true;
Jerome Glisse961fb592010-02-10 22:30:05 +00001232 break;
1233 case DB_DEPTH_BASE:
1234 r = r600_cs_packet_next_reloc(p, &reloc);
1235 if (r) {
1236 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1237 "0x%04X\n", reg);
1238 return -EINVAL;
1239 }
Alex Deucher1729dd32010-08-06 02:54:05 -04001240 track->db_offset = radeon_get_ib_value(p, idx) << 8;
Jerome Glisse961fb592010-02-10 22:30:05 +00001241 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1242 track->db_bo = reloc->robj;
Alex Deucher16790562010-11-14 20:24:35 -05001243 track->db_bo_mc = reloc->lobj.gpu_offset;
Marek Olšák3c125132012-03-19 03:09:38 +01001244 track->db_dirty = true;
Jerome Glisse961fb592010-02-10 22:30:05 +00001245 break;
1246 case DB_HTILE_DATA_BASE:
1247 case SQ_PGM_START_FS:
1248 case SQ_PGM_START_ES:
1249 case SQ_PGM_START_VS:
1250 case SQ_PGM_START_GS:
1251 case SQ_PGM_START_PS:
Alex Deucher5f77df32010-03-26 14:52:32 -04001252 case SQ_ALU_CONST_CACHE_GS_0:
1253 case SQ_ALU_CONST_CACHE_GS_1:
1254 case SQ_ALU_CONST_CACHE_GS_2:
1255 case SQ_ALU_CONST_CACHE_GS_3:
1256 case SQ_ALU_CONST_CACHE_GS_4:
1257 case SQ_ALU_CONST_CACHE_GS_5:
1258 case SQ_ALU_CONST_CACHE_GS_6:
1259 case SQ_ALU_CONST_CACHE_GS_7:
1260 case SQ_ALU_CONST_CACHE_GS_8:
1261 case SQ_ALU_CONST_CACHE_GS_9:
1262 case SQ_ALU_CONST_CACHE_GS_10:
1263 case SQ_ALU_CONST_CACHE_GS_11:
1264 case SQ_ALU_CONST_CACHE_GS_12:
1265 case SQ_ALU_CONST_CACHE_GS_13:
1266 case SQ_ALU_CONST_CACHE_GS_14:
1267 case SQ_ALU_CONST_CACHE_GS_15:
1268 case SQ_ALU_CONST_CACHE_PS_0:
1269 case SQ_ALU_CONST_CACHE_PS_1:
1270 case SQ_ALU_CONST_CACHE_PS_2:
1271 case SQ_ALU_CONST_CACHE_PS_3:
1272 case SQ_ALU_CONST_CACHE_PS_4:
1273 case SQ_ALU_CONST_CACHE_PS_5:
1274 case SQ_ALU_CONST_CACHE_PS_6:
1275 case SQ_ALU_CONST_CACHE_PS_7:
1276 case SQ_ALU_CONST_CACHE_PS_8:
1277 case SQ_ALU_CONST_CACHE_PS_9:
1278 case SQ_ALU_CONST_CACHE_PS_10:
1279 case SQ_ALU_CONST_CACHE_PS_11:
1280 case SQ_ALU_CONST_CACHE_PS_12:
1281 case SQ_ALU_CONST_CACHE_PS_13:
1282 case SQ_ALU_CONST_CACHE_PS_14:
1283 case SQ_ALU_CONST_CACHE_PS_15:
1284 case SQ_ALU_CONST_CACHE_VS_0:
1285 case SQ_ALU_CONST_CACHE_VS_1:
1286 case SQ_ALU_CONST_CACHE_VS_2:
1287 case SQ_ALU_CONST_CACHE_VS_3:
1288 case SQ_ALU_CONST_CACHE_VS_4:
1289 case SQ_ALU_CONST_CACHE_VS_5:
1290 case SQ_ALU_CONST_CACHE_VS_6:
1291 case SQ_ALU_CONST_CACHE_VS_7:
1292 case SQ_ALU_CONST_CACHE_VS_8:
1293 case SQ_ALU_CONST_CACHE_VS_9:
1294 case SQ_ALU_CONST_CACHE_VS_10:
1295 case SQ_ALU_CONST_CACHE_VS_11:
1296 case SQ_ALU_CONST_CACHE_VS_12:
1297 case SQ_ALU_CONST_CACHE_VS_13:
1298 case SQ_ALU_CONST_CACHE_VS_14:
1299 case SQ_ALU_CONST_CACHE_VS_15:
Jerome Glisse961fb592010-02-10 22:30:05 +00001300 r = r600_cs_packet_next_reloc(p, &reloc);
1301 if (r) {
1302 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1303 "0x%04X\n", reg);
1304 return -EINVAL;
1305 }
1306 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1307 break;
Alex Deucher033b5652011-06-08 15:26:45 -04001308 case SX_MEMORY_EXPORT_BASE:
1309 r = r600_cs_packet_next_reloc(p, &reloc);
1310 if (r) {
1311 dev_warn(p->dev, "bad SET_CONFIG_REG "
1312 "0x%04X\n", reg);
1313 return -EINVAL;
1314 }
1315 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1316 break;
Marek Olšák779923b2012-03-08 00:56:00 +01001317 case SX_MISC:
1318 track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
1319 break;
Jerome Glisse961fb592010-02-10 22:30:05 +00001320 default:
1321 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1322 return -EINVAL;
1323 }
1324 return 0;
1325}
1326
Jerome Glisse285484e2011-12-16 17:03:42 -05001327unsigned r600_mip_minify(unsigned size, unsigned level)
Jerome Glisse961fb592010-02-10 22:30:05 +00001328{
Dave Airlie60b212f2011-02-18 05:51:58 +00001329 unsigned val;
1330
1331 val = max(1U, size >> level);
1332 if (level > 0)
1333 val = roundup_pow_of_two(val);
1334 return val;
Jerome Glisse961fb592010-02-10 22:30:05 +00001335}
1336
Dave Airlie60b212f2011-02-18 05:51:58 +00001337static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned llevel,
1338 unsigned w0, unsigned h0, unsigned d0, unsigned format,
1339 unsigned block_align, unsigned height_align, unsigned base_align,
Alex Deucher40e2a5c2010-06-04 18:41:42 -04001340 unsigned *l0_size, unsigned *mipmap_size)
Jerome Glisse961fb592010-02-10 22:30:05 +00001341{
Dave Airlie60b212f2011-02-18 05:51:58 +00001342 unsigned offset, i, level;
1343 unsigned width, height, depth, size;
1344 unsigned blocksize;
1345 unsigned nbx, nby;
1346 unsigned nlevels = llevel - blevel + 1;
Jerome Glisse961fb592010-02-10 22:30:05 +00001347
Dave Airlie60b212f2011-02-18 05:51:58 +00001348 *l0_size = -1;
Jerome Glisse285484e2011-12-16 17:03:42 -05001349 blocksize = r600_fmt_get_blocksize(format);
Dave Airlie60b212f2011-02-18 05:51:58 +00001350
Jerome Glisse285484e2011-12-16 17:03:42 -05001351 w0 = r600_mip_minify(w0, 0);
1352 h0 = r600_mip_minify(h0, 0);
1353 d0 = r600_mip_minify(d0, 0);
Jerome Glisse961fb592010-02-10 22:30:05 +00001354 for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
Jerome Glisse285484e2011-12-16 17:03:42 -05001355 width = r600_mip_minify(w0, i);
1356 nbx = r600_fmt_get_nblocksx(format, width);
Dave Airlie60b212f2011-02-18 05:51:58 +00001357
1358 nbx = round_up(nbx, block_align);
1359
Jerome Glisse285484e2011-12-16 17:03:42 -05001360 height = r600_mip_minify(h0, i);
1361 nby = r600_fmt_get_nblocksy(format, height);
Dave Airlie60b212f2011-02-18 05:51:58 +00001362 nby = round_up(nby, height_align);
1363
Jerome Glisse285484e2011-12-16 17:03:42 -05001364 depth = r600_mip_minify(d0, i);
Dave Airlie60b212f2011-02-18 05:51:58 +00001365
1366 size = nbx * nby * blocksize;
1367 if (nfaces)
1368 size *= nfaces;
1369 else
1370 size *= depth;
1371
1372 if (i == 0)
1373 *l0_size = size;
1374
1375 if (i == 0 || i == 1)
1376 offset = round_up(offset, base_align);
1377
1378 offset += size;
Jerome Glisse961fb592010-02-10 22:30:05 +00001379 }
Jerome Glisse961fb592010-02-10 22:30:05 +00001380 *mipmap_size = offset;
Dave Airlie60b212f2011-02-18 05:51:58 +00001381 if (llevel == 0)
Jerome Glisse961fb592010-02-10 22:30:05 +00001382 *mipmap_size = *l0_size;
Alex Deucher1729dd32010-08-06 02:54:05 -04001383 if (!blevel)
1384 *mipmap_size -= *l0_size;
Jerome Glisse961fb592010-02-10 22:30:05 +00001385}
1386
1387/**
1388 * r600_check_texture_resource() - check if register is authorized or not
1389 * @p: parser structure holding parsing context
1390 * @idx: index into the cs buffer
1391 * @texture: texture's bo structure
1392 * @mipmap: mipmap's bo structure
1393 *
1394 * This function will check that the resource has valid field and that
1395 * the texture and mipmap bo object are big enough to cover this resource.
1396 */
Andi Kleen488479e2011-10-13 16:08:41 -07001397static int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
Alex Deucher7f813372010-05-20 12:43:52 -04001398 struct radeon_bo *texture,
1399 struct radeon_bo *mipmap,
Alex Deucher16790562010-11-14 20:24:35 -05001400 u64 base_offset,
1401 u64 mip_offset,
Alex Deucher7f813372010-05-20 12:43:52 -04001402 u32 tiling_flags)
Jerome Glisse961fb592010-02-10 22:30:05 +00001403{
Alex Deucher40e2a5c2010-06-04 18:41:42 -04001404 struct r600_cs_track *track = p->track;
Dave Airlie60b212f2011-02-18 05:51:58 +00001405 u32 nfaces, llevel, blevel, w0, h0, d0;
Dave Airlieaf506212011-02-28 14:27:03 +10001406 u32 word0, word1, l0_size, mipmap_size, word2, word3;
Alex Deucher16790562010-11-14 20:24:35 -05001407 u32 height_align, pitch, pitch_align, depth_align;
Dave Airlie60b212f2011-02-18 05:51:58 +00001408 u32 array, barray, larray;
Alex Deucher16790562010-11-14 20:24:35 -05001409 u64 base_align;
1410 struct array_mode_checker array_check;
Dave Airlie60b212f2011-02-18 05:51:58 +00001411 u32 format;
Jerome Glisse961fb592010-02-10 22:30:05 +00001412
1413 /* on legacy kernel we don't perform advanced check */
1414 if (p->rdev == NULL)
1415 return 0;
Alex Deucher7f813372010-05-20 12:43:52 -04001416
Alex Deucher16790562010-11-14 20:24:35 -05001417 /* convert to bytes */
1418 base_offset <<= 8;
1419 mip_offset <<= 8;
1420
Jerome Glisse961fb592010-02-10 22:30:05 +00001421 word0 = radeon_get_ib_value(p, idx + 0);
Jerome Glisse721604a2012-01-05 22:11:05 -05001422 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Marek Olšáke70f2242011-10-25 01:38:45 +02001423 if (tiling_flags & RADEON_TILING_MACRO)
1424 word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
1425 else if (tiling_flags & RADEON_TILING_MICRO)
1426 word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1427 }
Jerome Glisse961fb592010-02-10 22:30:05 +00001428 word1 = radeon_get_ib_value(p, idx + 1);
1429 w0 = G_038000_TEX_WIDTH(word0) + 1;
1430 h0 = G_038004_TEX_HEIGHT(word1) + 1;
1431 d0 = G_038004_TEX_DEPTH(word1);
1432 nfaces = 1;
Christian König14045472012-02-28 23:19:20 +01001433 array = 0;
Jerome Glisse961fb592010-02-10 22:30:05 +00001434 switch (G_038000_DIM(word0)) {
1435 case V_038000_SQ_TEX_DIM_1D:
1436 case V_038000_SQ_TEX_DIM_2D:
1437 case V_038000_SQ_TEX_DIM_3D:
1438 break;
1439 case V_038000_SQ_TEX_DIM_CUBEMAP:
Dave Airlie60b212f2011-02-18 05:51:58 +00001440 if (p->family >= CHIP_RV770)
1441 nfaces = 8;
1442 else
1443 nfaces = 6;
Jerome Glisse961fb592010-02-10 22:30:05 +00001444 break;
1445 case V_038000_SQ_TEX_DIM_1D_ARRAY:
1446 case V_038000_SQ_TEX_DIM_2D_ARRAY:
Dave Airlie60b212f2011-02-18 05:51:58 +00001447 array = 1;
1448 break;
Jerome Glisse961fb592010-02-10 22:30:05 +00001449 case V_038000_SQ_TEX_DIM_2D_MSAA:
1450 case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
1451 default:
1452 dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
1453 return -EINVAL;
1454 }
Dave Airlie60b212f2011-02-18 05:51:58 +00001455 format = G_038004_DATA_FORMAT(word1);
Jerome Glisse285484e2011-12-16 17:03:42 -05001456 if (!r600_fmt_is_valid_texture(format, p->family)) {
Jerome Glisse961fb592010-02-10 22:30:05 +00001457 dev_warn(p->dev, "%s:%d texture invalid format %d\n",
Dave Airlie60b212f2011-02-18 05:51:58 +00001458 __func__, __LINE__, format);
Jerome Glisse961fb592010-02-10 22:30:05 +00001459 return -EINVAL;
1460 }
Alex Deucher40e2a5c2010-06-04 18:41:42 -04001461
Alex Deucher16790562010-11-14 20:24:35 -05001462 /* pitch in texels */
1463 pitch = (G_038000_PITCH(word0) + 1) * 8;
1464 array_check.array_mode = G_038000_TILE_MODE(word0);
1465 array_check.group_size = track->group_size;
1466 array_check.nbanks = track->nbanks;
1467 array_check.npipes = track->npipes;
1468 array_check.nsamples = 1;
Jerome Glisse285484e2011-12-16 17:03:42 -05001469 array_check.blocksize = r600_fmt_get_blocksize(format);
Alex Deucher16790562010-11-14 20:24:35 -05001470 if (r600_get_array_mode_alignment(&array_check,
1471 &pitch_align, &height_align, &depth_align, &base_align)) {
1472 dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
1473 __func__, __LINE__, G_038000_TILE_MODE(word0));
Alex Deucher40e2a5c2010-06-04 18:41:42 -04001474 return -EINVAL;
1475 }
Alex Deucher16790562010-11-14 20:24:35 -05001476
1477 /* XXX check height as well... */
1478
1479 if (!IS_ALIGNED(pitch, pitch_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -05001480 dev_warn(p->dev, "%s:%d tex pitch (%d, 0x%x, %d) invalid\n",
1481 __func__, __LINE__, pitch, pitch_align, G_038000_TILE_MODE(word0));
Alex Deucher16790562010-11-14 20:24:35 -05001482 return -EINVAL;
1483 }
1484 if (!IS_ALIGNED(base_offset, base_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -05001485 dev_warn(p->dev, "%s:%d tex base offset (0x%llx, 0x%llx, %d) invalid\n",
1486 __func__, __LINE__, base_offset, base_align, G_038000_TILE_MODE(word0));
Alex Deucher16790562010-11-14 20:24:35 -05001487 return -EINVAL;
1488 }
1489 if (!IS_ALIGNED(mip_offset, base_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -05001490 dev_warn(p->dev, "%s:%d tex mip offset (0x%llx, 0x%llx, %d) invalid\n",
1491 __func__, __LINE__, mip_offset, base_align, G_038000_TILE_MODE(word0));
Alex Deucher16790562010-11-14 20:24:35 -05001492 return -EINVAL;
1493 }
Alex Deucher40e2a5c2010-06-04 18:41:42 -04001494
Dave Airlieaf506212011-02-28 14:27:03 +10001495 word2 = radeon_get_ib_value(p, idx + 2) << 8;
1496 word3 = radeon_get_ib_value(p, idx + 3) << 8;
1497
Jerome Glisse961fb592010-02-10 22:30:05 +00001498 word0 = radeon_get_ib_value(p, idx + 4);
1499 word1 = radeon_get_ib_value(p, idx + 5);
1500 blevel = G_038010_BASE_LEVEL(word0);
Dave Airlie60b212f2011-02-18 05:51:58 +00001501 llevel = G_038014_LAST_LEVEL(word1);
Jerome Glisse285484e2011-12-16 17:03:42 -05001502 if (blevel > llevel) {
1503 dev_warn(p->dev, "texture blevel %d > llevel %d\n",
1504 blevel, llevel);
1505 }
Dave Airlie60b212f2011-02-18 05:51:58 +00001506 if (array == 1) {
1507 barray = G_038014_BASE_ARRAY(word1);
1508 larray = G_038014_LAST_ARRAY(word1);
1509
1510 nfaces = larray - barray + 1;
1511 }
1512 r600_texture_size(nfaces, blevel, llevel, w0, h0, d0, format,
1513 pitch_align, height_align, base_align,
Alex Deucher40e2a5c2010-06-04 18:41:42 -04001514 &l0_size, &mipmap_size);
Jerome Glisse961fb592010-02-10 22:30:05 +00001515 /* using get ib will give us the offset into the texture bo */
Dave Airlieaf506212011-02-28 14:27:03 +10001516 if ((l0_size + word2) > radeon_bo_size(texture)) {
Jerome Glisse285484e2011-12-16 17:03:42 -05001517 dev_warn(p->dev, "texture bo too small ((%d %d) (%d %d) %d %d %d -> %d have %ld)\n",
1518 w0, h0, pitch_align, height_align,
1519 array_check.array_mode, format, word2,
1520 l0_size, radeon_bo_size(texture));
Dave Airlie60b212f2011-02-18 05:51:58 +00001521 dev_warn(p->dev, "alignments %d %d %d %lld\n", pitch, pitch_align, height_align, base_align);
Jerome Glisse961fb592010-02-10 22:30:05 +00001522 return -EINVAL;
1523 }
1524 /* using get ib will give us the offset into the mipmap bo */
Dave Airlieaf506212011-02-28 14:27:03 +10001525 word3 = radeon_get_ib_value(p, idx + 3) << 8;
1526 if ((mipmap_size + word3) > radeon_bo_size(mipmap)) {
Alex Deucherfe725d42010-09-14 10:10:47 -04001527 /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
Dave Airlieaf506212011-02-28 14:27:03 +10001528 w0, h0, format, blevel, nlevels, word3, mipmap_size, radeon_bo_size(texture));*/
Jerome Glisse961fb592010-02-10 22:30:05 +00001529 }
1530 return 0;
1531}
1532
Marek Olšákdd220a02012-01-27 12:17:59 -05001533static bool r600_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
1534{
1535 u32 m, i;
1536
1537 i = (reg >> 7);
1538 if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
1539 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1540 return false;
1541 }
1542 m = 1 << ((reg >> 2) & 31);
1543 if (!(r600_reg_safe_bm[i] & m))
1544 return true;
1545 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1546 return false;
1547}
1548
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001549static int r600_packet3_check(struct radeon_cs_parser *p,
1550 struct radeon_cs_packet *pkt)
1551{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001552 struct radeon_cs_reloc *reloc;
Jerome Glissec8c15ff2010-01-18 13:01:36 +01001553 struct r600_cs_track *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001554 volatile u32 *ib;
1555 unsigned idx;
1556 unsigned i;
1557 unsigned start_reg, end_reg, reg;
1558 int r;
Dave Airlieadea4792009-09-25 14:23:47 +10001559 u32 idx_value;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001560
Jerome Glissec8c15ff2010-01-18 13:01:36 +01001561 track = (struct r600_cs_track *)p->track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001562 ib = p->ib->ptr;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001563 idx = pkt->idx + 1;
Dave Airlieadea4792009-09-25 14:23:47 +10001564 idx_value = radeon_get_ib_value(p, idx);
Dave Airlie513bcb42009-09-23 16:56:27 +10001565
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001566 switch (pkt->opcode) {
Dave Airlie2a19cac2011-02-28 16:11:48 +10001567 case PACKET3_SET_PREDICATION:
1568 {
1569 int pred_op;
1570 int tmp;
Marek Olšák63330032012-03-19 03:09:37 +01001571 uint64_t offset;
1572
Dave Airlie2a19cac2011-02-28 16:11:48 +10001573 if (pkt->count != 1) {
1574 DRM_ERROR("bad SET PREDICATION\n");
1575 return -EINVAL;
1576 }
1577
1578 tmp = radeon_get_ib_value(p, idx + 1);
1579 pred_op = (tmp >> 16) & 0x7;
1580
1581 /* for the clear predicate operation */
1582 if (pred_op == 0)
1583 return 0;
1584
1585 if (pred_op > 2) {
1586 DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
1587 return -EINVAL;
1588 }
1589
1590 r = r600_cs_packet_next_reloc(p, &reloc);
1591 if (r) {
1592 DRM_ERROR("bad SET PREDICATION\n");
1593 return -EINVAL;
1594 }
1595
Marek Olšák63330032012-03-19 03:09:37 +01001596 offset = reloc->lobj.gpu_offset +
1597 (idx_value & 0xfffffff0) +
1598 ((u64)(tmp & 0xff) << 32);
1599
1600 ib[idx + 0] = offset;
1601 ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
Dave Airlie2a19cac2011-02-28 16:11:48 +10001602 }
1603 break;
1604
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001605 case PACKET3_START_3D_CMDBUF:
1606 if (p->family >= CHIP_RV770 || pkt->count) {
1607 DRM_ERROR("bad START_3D\n");
1608 return -EINVAL;
1609 }
1610 break;
1611 case PACKET3_CONTEXT_CONTROL:
1612 if (pkt->count != 1) {
1613 DRM_ERROR("bad CONTEXT_CONTROL\n");
1614 return -EINVAL;
1615 }
1616 break;
1617 case PACKET3_INDEX_TYPE:
1618 case PACKET3_NUM_INSTANCES:
1619 if (pkt->count) {
1620 DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
1621 return -EINVAL;
1622 }
1623 break;
1624 case PACKET3_DRAW_INDEX:
Marek Olšák63330032012-03-19 03:09:37 +01001625 {
1626 uint64_t offset;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001627 if (pkt->count != 3) {
1628 DRM_ERROR("bad DRAW_INDEX\n");
1629 return -EINVAL;
1630 }
1631 r = r600_cs_packet_next_reloc(p, &reloc);
1632 if (r) {
1633 DRM_ERROR("bad DRAW_INDEX\n");
1634 return -EINVAL;
1635 }
Marek Olšák63330032012-03-19 03:09:37 +01001636
1637 offset = reloc->lobj.gpu_offset +
1638 idx_value +
1639 ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
1640
1641 ib[idx+0] = offset;
1642 ib[idx+1] = upper_32_bits(offset) & 0xff;
1643
Jerome Glisse961fb592010-02-10 22:30:05 +00001644 r = r600_cs_track_check(p);
1645 if (r) {
1646 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1647 return r;
1648 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001649 break;
Marek Olšák63330032012-03-19 03:09:37 +01001650 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001651 case PACKET3_DRAW_INDEX_AUTO:
1652 if (pkt->count != 1) {
1653 DRM_ERROR("bad DRAW_INDEX_AUTO\n");
1654 return -EINVAL;
1655 }
Jerome Glisse961fb592010-02-10 22:30:05 +00001656 r = r600_cs_track_check(p);
1657 if (r) {
1658 dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
1659 return r;
1660 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001661 break;
1662 case PACKET3_DRAW_INDEX_IMMD_BE:
1663 case PACKET3_DRAW_INDEX_IMMD:
1664 if (pkt->count < 2) {
1665 DRM_ERROR("bad DRAW_INDEX_IMMD\n");
1666 return -EINVAL;
1667 }
Jerome Glisse961fb592010-02-10 22:30:05 +00001668 r = r600_cs_track_check(p);
1669 if (r) {
1670 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1671 return r;
1672 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001673 break;
1674 case PACKET3_WAIT_REG_MEM:
1675 if (pkt->count != 5) {
1676 DRM_ERROR("bad WAIT_REG_MEM\n");
1677 return -EINVAL;
1678 }
1679 /* bit 4 is reg (0) or mem (1) */
Dave Airlieadea4792009-09-25 14:23:47 +10001680 if (idx_value & 0x10) {
Marek Olšák63330032012-03-19 03:09:37 +01001681 uint64_t offset;
1682
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001683 r = r600_cs_packet_next_reloc(p, &reloc);
1684 if (r) {
1685 DRM_ERROR("bad WAIT_REG_MEM\n");
1686 return -EINVAL;
1687 }
Marek Olšák63330032012-03-19 03:09:37 +01001688
1689 offset = reloc->lobj.gpu_offset +
1690 (radeon_get_ib_value(p, idx+1) & 0xfffffff0) +
1691 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
1692
1693 ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffff0);
1694 ib[idx+2] = upper_32_bits(offset) & 0xff;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001695 }
1696 break;
1697 case PACKET3_SURFACE_SYNC:
1698 if (pkt->count != 3) {
1699 DRM_ERROR("bad SURFACE_SYNC\n");
1700 return -EINVAL;
1701 }
1702 /* 0xffffffff/0x0 is flush all cache flag */
Dave Airlie513bcb42009-09-23 16:56:27 +10001703 if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
1704 radeon_get_ib_value(p, idx + 2) != 0) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001705 r = r600_cs_packet_next_reloc(p, &reloc);
1706 if (r) {
1707 DRM_ERROR("bad SURFACE_SYNC\n");
1708 return -EINVAL;
1709 }
1710 ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1711 }
1712 break;
1713 case PACKET3_EVENT_WRITE:
1714 if (pkt->count != 2 && pkt->count != 0) {
1715 DRM_ERROR("bad EVENT_WRITE\n");
1716 return -EINVAL;
1717 }
1718 if (pkt->count) {
Marek Olšák63330032012-03-19 03:09:37 +01001719 uint64_t offset;
1720
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001721 r = r600_cs_packet_next_reloc(p, &reloc);
1722 if (r) {
1723 DRM_ERROR("bad EVENT_WRITE\n");
1724 return -EINVAL;
1725 }
Marek Olšák63330032012-03-19 03:09:37 +01001726 offset = reloc->lobj.gpu_offset +
1727 (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
1728 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
1729
1730 ib[idx+1] = offset & 0xfffffff8;
1731 ib[idx+2] = upper_32_bits(offset) & 0xff;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001732 }
1733 break;
1734 case PACKET3_EVENT_WRITE_EOP:
Marek Olšák63330032012-03-19 03:09:37 +01001735 {
1736 uint64_t offset;
1737
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001738 if (pkt->count != 4) {
1739 DRM_ERROR("bad EVENT_WRITE_EOP\n");
1740 return -EINVAL;
1741 }
1742 r = r600_cs_packet_next_reloc(p, &reloc);
1743 if (r) {
1744 DRM_ERROR("bad EVENT_WRITE\n");
1745 return -EINVAL;
1746 }
Marek Olšák63330032012-03-19 03:09:37 +01001747
1748 offset = reloc->lobj.gpu_offset +
1749 (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
1750 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
1751
1752 ib[idx+1] = offset & 0xfffffffc;
1753 ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001754 break;
Marek Olšák63330032012-03-19 03:09:37 +01001755 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001756 case PACKET3_SET_CONFIG_REG:
Dave Airlieadea4792009-09-25 14:23:47 +10001757 start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001758 end_reg = 4 * pkt->count + start_reg - 4;
1759 if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
1760 (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
1761 (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
1762 DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
1763 return -EINVAL;
1764 }
1765 for (i = 0; i < pkt->count; i++) {
1766 reg = start_reg + (4 * i);
Jerome Glisse961fb592010-02-10 22:30:05 +00001767 r = r600_cs_check_reg(p, reg, idx+1+i);
1768 if (r)
1769 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001770 }
1771 break;
1772 case PACKET3_SET_CONTEXT_REG:
Dave Airlieadea4792009-09-25 14:23:47 +10001773 start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001774 end_reg = 4 * pkt->count + start_reg - 4;
1775 if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
1776 (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
1777 (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
1778 DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
1779 return -EINVAL;
1780 }
1781 for (i = 0; i < pkt->count; i++) {
1782 reg = start_reg + (4 * i);
Jerome Glisse961fb592010-02-10 22:30:05 +00001783 r = r600_cs_check_reg(p, reg, idx+1+i);
1784 if (r)
1785 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001786 }
1787 break;
1788 case PACKET3_SET_RESOURCE:
1789 if (pkt->count % 7) {
1790 DRM_ERROR("bad SET_RESOURCE\n");
1791 return -EINVAL;
1792 }
Dave Airlieadea4792009-09-25 14:23:47 +10001793 start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001794 end_reg = 4 * pkt->count + start_reg - 4;
1795 if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
1796 (start_reg >= PACKET3_SET_RESOURCE_END) ||
1797 (end_reg >= PACKET3_SET_RESOURCE_END)) {
1798 DRM_ERROR("bad SET_RESOURCE\n");
1799 return -EINVAL;
1800 }
1801 for (i = 0; i < (pkt->count / 7); i++) {
Jerome Glisse961fb592010-02-10 22:30:05 +00001802 struct radeon_bo *texture, *mipmap;
Alex Deucher1729dd32010-08-06 02:54:05 -04001803 u32 size, offset, base_offset, mip_offset;
Jerome Glisse961fb592010-02-10 22:30:05 +00001804
Dave Airlieadea4792009-09-25 14:23:47 +10001805 switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001806 case SQ_TEX_VTX_VALID_TEXTURE:
1807 /* tex base */
1808 r = r600_cs_packet_next_reloc(p, &reloc);
1809 if (r) {
1810 DRM_ERROR("bad SET_RESOURCE\n");
1811 return -EINVAL;
1812 }
Alex Deucher1729dd32010-08-06 02:54:05 -04001813 base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Jerome Glisse721604a2012-01-05 22:11:05 -05001814 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Marek Olšáke70f2242011-10-25 01:38:45 +02001815 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1816 ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
1817 else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1818 ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1819 }
Jerome Glisse961fb592010-02-10 22:30:05 +00001820 texture = reloc->robj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001821 /* tex mip base */
1822 r = r600_cs_packet_next_reloc(p, &reloc);
1823 if (r) {
1824 DRM_ERROR("bad SET_RESOURCE\n");
1825 return -EINVAL;
1826 }
Alex Deucher1729dd32010-08-06 02:54:05 -04001827 mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Jerome Glisse961fb592010-02-10 22:30:05 +00001828 mipmap = reloc->robj;
1829 r = r600_check_texture_resource(p, idx+(i*7)+1,
Alex Deucher16790562010-11-14 20:24:35 -05001830 texture, mipmap,
1831 base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
1832 mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
1833 reloc->lobj.tiling_flags);
Jerome Glisse961fb592010-02-10 22:30:05 +00001834 if (r)
1835 return r;
Alex Deucher1729dd32010-08-06 02:54:05 -04001836 ib[idx+1+(i*7)+2] += base_offset;
1837 ib[idx+1+(i*7)+3] += mip_offset;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001838 break;
1839 case SQ_TEX_VTX_VALID_BUFFER:
Marek Olšák63330032012-03-19 03:09:37 +01001840 {
1841 uint64_t offset64;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001842 /* vtx base */
1843 r = r600_cs_packet_next_reloc(p, &reloc);
1844 if (r) {
1845 DRM_ERROR("bad SET_RESOURCE\n");
1846 return -EINVAL;
1847 }
Jerome Glisse961fb592010-02-10 22:30:05 +00001848 offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
Alex Deucher1729dd32010-08-06 02:54:05 -04001849 size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
Jerome Glisse961fb592010-02-10 22:30:05 +00001850 if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
1851 /* force size to size of the buffer */
Alex Deucher1729dd32010-08-06 02:54:05 -04001852 dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
1853 size + offset, radeon_bo_size(reloc->robj));
Marek Olšák63330032012-03-19 03:09:37 +01001854 ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj) - offset;
Jerome Glisse961fb592010-02-10 22:30:05 +00001855 }
Marek Olšák63330032012-03-19 03:09:37 +01001856
1857 offset64 = reloc->lobj.gpu_offset + offset;
1858 ib[idx+1+(i*8)+0] = offset64;
1859 ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
1860 (upper_32_bits(offset64) & 0xff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001861 break;
Marek Olšák63330032012-03-19 03:09:37 +01001862 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001863 case SQ_TEX_VTX_INVALID_TEXTURE:
1864 case SQ_TEX_VTX_INVALID_BUFFER:
1865 default:
1866 DRM_ERROR("bad SET_RESOURCE\n");
1867 return -EINVAL;
1868 }
1869 }
1870 break;
1871 case PACKET3_SET_ALU_CONST:
Alex Deucher5f77df32010-03-26 14:52:32 -04001872 if (track->sq_config & DX9_CONSTS) {
1873 start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
1874 end_reg = 4 * pkt->count + start_reg - 4;
1875 if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
1876 (start_reg >= PACKET3_SET_ALU_CONST_END) ||
1877 (end_reg >= PACKET3_SET_ALU_CONST_END)) {
1878 DRM_ERROR("bad SET_ALU_CONST\n");
1879 return -EINVAL;
1880 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001881 }
1882 break;
1883 case PACKET3_SET_BOOL_CONST:
Dave Airlieadea4792009-09-25 14:23:47 +10001884 start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001885 end_reg = 4 * pkt->count + start_reg - 4;
1886 if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
1887 (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
1888 (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
1889 DRM_ERROR("bad SET_BOOL_CONST\n");
1890 return -EINVAL;
1891 }
1892 break;
1893 case PACKET3_SET_LOOP_CONST:
Dave Airlieadea4792009-09-25 14:23:47 +10001894 start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001895 end_reg = 4 * pkt->count + start_reg - 4;
1896 if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
1897 (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
1898 (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
1899 DRM_ERROR("bad SET_LOOP_CONST\n");
1900 return -EINVAL;
1901 }
1902 break;
1903 case PACKET3_SET_CTL_CONST:
Dave Airlieadea4792009-09-25 14:23:47 +10001904 start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001905 end_reg = 4 * pkt->count + start_reg - 4;
1906 if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
1907 (start_reg >= PACKET3_SET_CTL_CONST_END) ||
1908 (end_reg >= PACKET3_SET_CTL_CONST_END)) {
1909 DRM_ERROR("bad SET_CTL_CONST\n");
1910 return -EINVAL;
1911 }
1912 break;
1913 case PACKET3_SET_SAMPLER:
1914 if (pkt->count % 3) {
1915 DRM_ERROR("bad SET_SAMPLER\n");
1916 return -EINVAL;
1917 }
Dave Airlieadea4792009-09-25 14:23:47 +10001918 start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001919 end_reg = 4 * pkt->count + start_reg - 4;
1920 if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
1921 (start_reg >= PACKET3_SET_SAMPLER_END) ||
1922 (end_reg >= PACKET3_SET_SAMPLER_END)) {
1923 DRM_ERROR("bad SET_SAMPLER\n");
1924 return -EINVAL;
1925 }
1926 break;
1927 case PACKET3_SURFACE_BASE_UPDATE:
1928 if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
1929 DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
1930 return -EINVAL;
1931 }
1932 if (pkt->count) {
1933 DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
1934 return -EINVAL;
1935 }
1936 break;
Marek Olšákdd220a02012-01-27 12:17:59 -05001937 case PACKET3_STRMOUT_BUFFER_UPDATE:
1938 if (pkt->count != 4) {
1939 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
1940 return -EINVAL;
1941 }
1942 /* Updating memory at DST_ADDRESS. */
1943 if (idx_value & 0x1) {
1944 u64 offset;
1945 r = r600_cs_packet_next_reloc(p, &reloc);
1946 if (r) {
1947 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
1948 return -EINVAL;
1949 }
1950 offset = radeon_get_ib_value(p, idx+1);
1951 offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
1952 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
1953 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
1954 offset + 4, radeon_bo_size(reloc->robj));
1955 return -EINVAL;
1956 }
Marek Olšák63330032012-03-19 03:09:37 +01001957 offset += reloc->lobj.gpu_offset;
1958 ib[idx+1] = offset;
1959 ib[idx+2] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05001960 }
1961 /* Reading data from SRC_ADDRESS. */
1962 if (((idx_value >> 1) & 0x3) == 2) {
1963 u64 offset;
1964 r = r600_cs_packet_next_reloc(p, &reloc);
1965 if (r) {
1966 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
1967 return -EINVAL;
1968 }
1969 offset = radeon_get_ib_value(p, idx+3);
1970 offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
1971 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
1972 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
1973 offset + 4, radeon_bo_size(reloc->robj));
1974 return -EINVAL;
1975 }
Marek Olšák63330032012-03-19 03:09:37 +01001976 offset += reloc->lobj.gpu_offset;
1977 ib[idx+3] = offset;
1978 ib[idx+4] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05001979 }
1980 break;
1981 case PACKET3_COPY_DW:
1982 if (pkt->count != 4) {
1983 DRM_ERROR("bad COPY_DW (invalid count)\n");
1984 return -EINVAL;
1985 }
1986 if (idx_value & 0x1) {
1987 u64 offset;
1988 /* SRC is memory. */
1989 r = r600_cs_packet_next_reloc(p, &reloc);
1990 if (r) {
1991 DRM_ERROR("bad COPY_DW (missing src reloc)\n");
1992 return -EINVAL;
1993 }
1994 offset = radeon_get_ib_value(p, idx+1);
1995 offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
1996 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
1997 DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
1998 offset + 4, radeon_bo_size(reloc->robj));
1999 return -EINVAL;
2000 }
Marek Olšák63330032012-03-19 03:09:37 +01002001 offset += reloc->lobj.gpu_offset;
2002 ib[idx+1] = offset;
2003 ib[idx+2] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05002004 } else {
2005 /* SRC is a reg. */
2006 reg = radeon_get_ib_value(p, idx+1) << 2;
2007 if (!r600_is_safe_reg(p, reg, idx+1))
2008 return -EINVAL;
2009 }
2010 if (idx_value & 0x2) {
2011 u64 offset;
2012 /* DST is memory. */
2013 r = r600_cs_packet_next_reloc(p, &reloc);
2014 if (r) {
2015 DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
2016 return -EINVAL;
2017 }
2018 offset = radeon_get_ib_value(p, idx+3);
2019 offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2020 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2021 DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
2022 offset + 4, radeon_bo_size(reloc->robj));
2023 return -EINVAL;
2024 }
Marek Olšák63330032012-03-19 03:09:37 +01002025 offset += reloc->lobj.gpu_offset;
2026 ib[idx+3] = offset;
2027 ib[idx+4] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05002028 } else {
2029 /* DST is a reg. */
2030 reg = radeon_get_ib_value(p, idx+3) << 2;
2031 if (!r600_is_safe_reg(p, reg, idx+3))
2032 return -EINVAL;
2033 }
2034 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002035 case PACKET3_NOP:
2036 break;
2037 default:
2038 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2039 return -EINVAL;
2040 }
2041 return 0;
2042}
2043
2044int r600_cs_parse(struct radeon_cs_parser *p)
2045{
2046 struct radeon_cs_packet pkt;
Jerome Glissec8c15ff2010-01-18 13:01:36 +01002047 struct r600_cs_track *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002048 int r;
2049
Jerome Glisse961fb592010-02-10 22:30:05 +00002050 if (p->track == NULL) {
2051 /* initialize tracker, we are in kms */
2052 track = kzalloc(sizeof(*track), GFP_KERNEL);
2053 if (track == NULL)
2054 return -ENOMEM;
2055 r600_cs_track_init(track);
2056 if (p->rdev->family < CHIP_RV770) {
2057 track->npipes = p->rdev->config.r600.tiling_npipes;
2058 track->nbanks = p->rdev->config.r600.tiling_nbanks;
2059 track->group_size = p->rdev->config.r600.tiling_group_size;
2060 } else if (p->rdev->family <= CHIP_RV740) {
2061 track->npipes = p->rdev->config.rv770.tiling_npipes;
2062 track->nbanks = p->rdev->config.rv770.tiling_nbanks;
2063 track->group_size = p->rdev->config.rv770.tiling_group_size;
2064 }
2065 p->track = track;
2066 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002067 do {
2068 r = r600_cs_packet_parse(p, &pkt, p->idx);
2069 if (r) {
Jerome Glisse7cb72ef2010-02-11 12:44:32 +01002070 kfree(p->track);
2071 p->track = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002072 return r;
2073 }
2074 p->idx += pkt.count + 2;
2075 switch (pkt.type) {
2076 case PACKET_TYPE0:
2077 r = r600_cs_parse_packet0(p, &pkt);
2078 break;
2079 case PACKET_TYPE2:
2080 break;
2081 case PACKET_TYPE3:
2082 r = r600_packet3_check(p, &pkt);
2083 break;
2084 default:
2085 DRM_ERROR("Unknown packet type %d !\n", pkt.type);
Jerome Glisse961fb592010-02-10 22:30:05 +00002086 kfree(p->track);
Jerome Glisse7cb72ef2010-02-11 12:44:32 +01002087 p->track = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002088 return -EINVAL;
2089 }
2090 if (r) {
Jerome Glisse961fb592010-02-10 22:30:05 +00002091 kfree(p->track);
Jerome Glisse7cb72ef2010-02-11 12:44:32 +01002092 p->track = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002093 return r;
2094 }
2095 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2096#if 0
2097 for (r = 0; r < p->ib->length_dw; r++) {
2098 printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
2099 mdelay(1);
2100 }
2101#endif
Jerome Glisse961fb592010-02-10 22:30:05 +00002102 kfree(p->track);
Jerome Glisse7cb72ef2010-02-11 12:44:32 +01002103 p->track = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002104 return 0;
2105}
2106
2107static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
2108{
2109 if (p->chunk_relocs_idx == -1) {
2110 return 0;
2111 }
Julia Lawalle265f39e2009-12-19 08:16:33 +01002112 p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002113 if (p->relocs == NULL) {
2114 return -ENOMEM;
2115 }
2116 return 0;
2117}
2118
2119/**
2120 * cs_parser_fini() - clean parser states
2121 * @parser: parser structure holding parsing context.
2122 * @error: error number
2123 *
2124 * If error is set than unvalidate buffer, otherwise just free memory
2125 * used by parsing context.
2126 **/
2127static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
2128{
2129 unsigned i;
2130
2131 kfree(parser->relocs);
2132 for (i = 0; i < parser->nchunks; i++) {
2133 kfree(parser->chunks[i].kdata);
Dave Airlie4c57edba2009-09-28 15:37:25 +10002134 kfree(parser->chunks[i].kpage[0]);
2135 kfree(parser->chunks[i].kpage[1]);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002136 }
2137 kfree(parser->chunks);
2138 kfree(parser->chunks_array);
2139}
2140
2141int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
2142 unsigned family, u32 *ib, int *l)
2143{
2144 struct radeon_cs_parser parser;
2145 struct radeon_cs_chunk *ib_chunk;
Jerome Glisse961fb592010-02-10 22:30:05 +00002146 struct radeon_ib fake_ib;
2147 struct r600_cs_track *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002148 int r;
2149
Jerome Glisse961fb592010-02-10 22:30:05 +00002150 /* initialize tracker */
2151 track = kzalloc(sizeof(*track), GFP_KERNEL);
2152 if (track == NULL)
2153 return -ENOMEM;
2154 r600_cs_track_init(track);
2155 r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002156 /* initialize parser */
2157 memset(&parser, 0, sizeof(struct radeon_cs_parser));
2158 parser.filp = filp;
Jerome Glissec8c15ff2010-01-18 13:01:36 +01002159 parser.dev = &dev->pdev->dev;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002160 parser.rdev = NULL;
2161 parser.family = family;
2162 parser.ib = &fake_ib;
Jerome Glisse961fb592010-02-10 22:30:05 +00002163 parser.track = track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002164 fake_ib.ptr = ib;
2165 r = radeon_cs_parser_init(&parser, data);
2166 if (r) {
2167 DRM_ERROR("Failed to initialize parser !\n");
2168 r600_cs_parser_fini(&parser, r);
2169 return r;
2170 }
2171 r = r600_cs_parser_relocs_legacy(&parser);
2172 if (r) {
2173 DRM_ERROR("Failed to parse relocation !\n");
2174 r600_cs_parser_fini(&parser, r);
2175 return r;
2176 }
2177 /* Copy the packet into the IB, the parser will read from the
2178 * input memory (cached) and write to the IB (which can be
2179 * uncached). */
2180 ib_chunk = &parser.chunks[parser.chunk_ib_idx];
2181 parser.ib->length_dw = ib_chunk->length_dw;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002182 *l = parser.ib->length_dw;
2183 r = r600_cs_parse(&parser);
2184 if (r) {
2185 DRM_ERROR("Invalid command stream !\n");
2186 r600_cs_parser_fini(&parser, r);
2187 return r;
2188 }
Dave Airlie513bcb42009-09-23 16:56:27 +10002189 r = radeon_cs_finish_pages(&parser);
2190 if (r) {
2191 DRM_ERROR("Invalid command stream !\n");
2192 r600_cs_parser_fini(&parser, r);
2193 return r;
2194 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002195 r600_cs_parser_fini(&parser, r);
2196 return r;
2197}
2198
2199void r600_cs_legacy_init(void)
2200{
2201 r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
2202}