blob: d9ebec322a6f79600155286cc11c3f1d276b995c [file] [log] [blame]
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Alex Deucher40e2a5c2010-06-04 18:41:42 -040028#include <linux/kernel.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include "drmP.h"
30#include "radeon.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100031#include "r600d.h"
Jerome Glisse961fb592010-02-10 22:30:05 +000032#include "r600_reg_safe.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100033
34static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
35 struct radeon_cs_reloc **cs_reloc);
36static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
37 struct radeon_cs_reloc **cs_reloc);
38typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
39static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
Jerome Glisse961fb592010-02-10 22:30:05 +000040extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
41
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042
Jerome Glissec8c15ff2010-01-18 13:01:36 +010043struct r600_cs_track {
Jerome Glisse961fb592010-02-10 22:30:05 +000044 /* configuration we miror so that we use same code btw kms/ums */
45 u32 group_size;
46 u32 nbanks;
47 u32 npipes;
48 /* value we track */
Alex Deucher5f77df32010-03-26 14:52:32 -040049 u32 sq_config;
Jerome Glisse961fb592010-02-10 22:30:05 +000050 u32 nsamples;
51 u32 cb_color_base_last[8];
52 struct radeon_bo *cb_color_bo[8];
Alex Deucher16790562010-11-14 20:24:35 -050053 u64 cb_color_bo_mc[8];
Jerome Glisse961fb592010-02-10 22:30:05 +000054 u32 cb_color_bo_offset[8];
55 struct radeon_bo *cb_color_frag_bo[8];
56 struct radeon_bo *cb_color_tile_bo[8];
57 u32 cb_color_info[8];
Jerome Glisse285484e2011-12-16 17:03:42 -050058 u32 cb_color_view[8];
Jerome Glisse961fb592010-02-10 22:30:05 +000059 u32 cb_color_size_idx[8];
60 u32 cb_target_mask;
61 u32 cb_shader_mask;
62 u32 cb_color_size[8];
63 u32 vgt_strmout_en;
64 u32 vgt_strmout_buffer_en;
Marek Olšákdd220a02012-01-27 12:17:59 -050065 struct radeon_bo *vgt_strmout_bo[4];
66 u64 vgt_strmout_bo_mc[4];
67 u32 vgt_strmout_bo_offset[4];
68 u32 vgt_strmout_size[4];
Jerome Glisse961fb592010-02-10 22:30:05 +000069 u32 db_depth_control;
70 u32 db_depth_info;
71 u32 db_depth_size_idx;
72 u32 db_depth_view;
73 u32 db_depth_size;
74 u32 db_offset;
75 struct radeon_bo *db_bo;
Alex Deucher16790562010-11-14 20:24:35 -050076 u64 db_bo_mc;
Marek Olšák779923b2012-03-08 00:56:00 +010077 bool sx_misc_kill_all_prims;
Jerome Glissec8c15ff2010-01-18 13:01:36 +010078};
79
Marek Olšákfe6f0bd2011-05-07 01:09:57 +020080#define FMT_8_BIT(fmt, vc) [fmt] = { 1, 1, 1, vc, CHIP_R600 }
81#define FMT_16_BIT(fmt, vc) [fmt] = { 1, 1, 2, vc, CHIP_R600 }
Jerome Glisse285484e2011-12-16 17:03:42 -050082#define FMT_24_BIT(fmt) [fmt] = { 1, 1, 4, 0, CHIP_R600 }
Marek Olšákfe6f0bd2011-05-07 01:09:57 +020083#define FMT_32_BIT(fmt, vc) [fmt] = { 1, 1, 4, vc, CHIP_R600 }
Jerome Glisse285484e2011-12-16 17:03:42 -050084#define FMT_48_BIT(fmt) [fmt] = { 1, 1, 8, 0, CHIP_R600 }
Marek Olšákfe6f0bd2011-05-07 01:09:57 +020085#define FMT_64_BIT(fmt, vc) [fmt] = { 1, 1, 8, vc, CHIP_R600 }
86#define FMT_96_BIT(fmt) [fmt] = { 1, 1, 12, 0, CHIP_R600 }
87#define FMT_128_BIT(fmt, vc) [fmt] = { 1, 1, 16,vc, CHIP_R600 }
Dave Airlie60b212f2011-02-18 05:51:58 +000088
89struct gpu_formats {
90 unsigned blockwidth;
91 unsigned blockheight;
92 unsigned blocksize;
93 unsigned valid_color;
Marek Olšákfe6f0bd2011-05-07 01:09:57 +020094 enum radeon_family min_family;
Dave Airlie60b212f2011-02-18 05:51:58 +000095};
96
97static const struct gpu_formats color_formats_table[] = {
98 /* 8 bit */
99 FMT_8_BIT(V_038004_COLOR_8, 1),
100 FMT_8_BIT(V_038004_COLOR_4_4, 1),
101 FMT_8_BIT(V_038004_COLOR_3_3_2, 1),
102 FMT_8_BIT(V_038004_FMT_1, 0),
103
104 /* 16-bit */
105 FMT_16_BIT(V_038004_COLOR_16, 1),
106 FMT_16_BIT(V_038004_COLOR_16_FLOAT, 1),
107 FMT_16_BIT(V_038004_COLOR_8_8, 1),
108 FMT_16_BIT(V_038004_COLOR_5_6_5, 1),
109 FMT_16_BIT(V_038004_COLOR_6_5_5, 1),
110 FMT_16_BIT(V_038004_COLOR_1_5_5_5, 1),
111 FMT_16_BIT(V_038004_COLOR_4_4_4_4, 1),
112 FMT_16_BIT(V_038004_COLOR_5_5_5_1, 1),
113
114 /* 24-bit */
115 FMT_24_BIT(V_038004_FMT_8_8_8),
Jerome Glisse285484e2011-12-16 17:03:42 -0500116
Dave Airlie60b212f2011-02-18 05:51:58 +0000117 /* 32-bit */
118 FMT_32_BIT(V_038004_COLOR_32, 1),
119 FMT_32_BIT(V_038004_COLOR_32_FLOAT, 1),
120 FMT_32_BIT(V_038004_COLOR_16_16, 1),
121 FMT_32_BIT(V_038004_COLOR_16_16_FLOAT, 1),
122 FMT_32_BIT(V_038004_COLOR_8_24, 1),
123 FMT_32_BIT(V_038004_COLOR_8_24_FLOAT, 1),
124 FMT_32_BIT(V_038004_COLOR_24_8, 1),
125 FMT_32_BIT(V_038004_COLOR_24_8_FLOAT, 1),
126 FMT_32_BIT(V_038004_COLOR_10_11_11, 1),
127 FMT_32_BIT(V_038004_COLOR_10_11_11_FLOAT, 1),
128 FMT_32_BIT(V_038004_COLOR_11_11_10, 1),
129 FMT_32_BIT(V_038004_COLOR_11_11_10_FLOAT, 1),
130 FMT_32_BIT(V_038004_COLOR_2_10_10_10, 1),
131 FMT_32_BIT(V_038004_COLOR_8_8_8_8, 1),
132 FMT_32_BIT(V_038004_COLOR_10_10_10_2, 1),
133 FMT_32_BIT(V_038004_FMT_5_9_9_9_SHAREDEXP, 0),
134 FMT_32_BIT(V_038004_FMT_32_AS_8, 0),
135 FMT_32_BIT(V_038004_FMT_32_AS_8_8, 0),
136
137 /* 48-bit */
138 FMT_48_BIT(V_038004_FMT_16_16_16),
139 FMT_48_BIT(V_038004_FMT_16_16_16_FLOAT),
140
141 /* 64-bit */
142 FMT_64_BIT(V_038004_COLOR_X24_8_32_FLOAT, 1),
143 FMT_64_BIT(V_038004_COLOR_32_32, 1),
144 FMT_64_BIT(V_038004_COLOR_32_32_FLOAT, 1),
145 FMT_64_BIT(V_038004_COLOR_16_16_16_16, 1),
146 FMT_64_BIT(V_038004_COLOR_16_16_16_16_FLOAT, 1),
147
148 FMT_96_BIT(V_038004_FMT_32_32_32),
149 FMT_96_BIT(V_038004_FMT_32_32_32_FLOAT),
150
151 /* 128-bit */
152 FMT_128_BIT(V_038004_COLOR_32_32_32_32, 1),
153 FMT_128_BIT(V_038004_COLOR_32_32_32_32_FLOAT, 1),
154
155 [V_038004_FMT_GB_GR] = { 2, 1, 4, 0 },
156 [V_038004_FMT_BG_RG] = { 2, 1, 4, 0 },
157
158 /* block compressed formats */
159 [V_038004_FMT_BC1] = { 4, 4, 8, 0 },
160 [V_038004_FMT_BC2] = { 4, 4, 16, 0 },
161 [V_038004_FMT_BC3] = { 4, 4, 16, 0 },
162 [V_038004_FMT_BC4] = { 4, 4, 8, 0 },
163 [V_038004_FMT_BC5] = { 4, 4, 16, 0},
Marek Olšákfe6f0bd2011-05-07 01:09:57 +0200164 [V_038004_FMT_BC6] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
165 [V_038004_FMT_BC7] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
Dave Airlie60b212f2011-02-18 05:51:58 +0000166
Marek Olšákfe6f0bd2011-05-07 01:09:57 +0200167 /* The other Evergreen formats */
168 [V_038004_FMT_32_AS_32_32_32_32] = { 1, 1, 4, 0, CHIP_CEDAR},
Dave Airlie60b212f2011-02-18 05:51:58 +0000169};
170
Jerome Glisse285484e2011-12-16 17:03:42 -0500171bool r600_fmt_is_valid_color(u32 format)
Dave Airlie60b212f2011-02-18 05:51:58 +0000172{
Dan Carpentercf8a47d2011-02-26 04:48:18 +0300173 if (format >= ARRAY_SIZE(color_formats_table))
Dave Airlie60b212f2011-02-18 05:51:58 +0000174 return false;
Jerome Glisse285484e2011-12-16 17:03:42 -0500175
Dave Airlie60b212f2011-02-18 05:51:58 +0000176 if (color_formats_table[format].valid_color)
177 return true;
178
179 return false;
180}
181
Jerome Glisse285484e2011-12-16 17:03:42 -0500182bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family)
Dave Airlie60b212f2011-02-18 05:51:58 +0000183{
Dan Carpentercf8a47d2011-02-26 04:48:18 +0300184 if (format >= ARRAY_SIZE(color_formats_table))
Dave Airlie60b212f2011-02-18 05:51:58 +0000185 return false;
Jerome Glisse285484e2011-12-16 17:03:42 -0500186
Marek Olšákfe6f0bd2011-05-07 01:09:57 +0200187 if (family < color_formats_table[format].min_family)
188 return false;
189
Dave Airlie60b212f2011-02-18 05:51:58 +0000190 if (color_formats_table[format].blockwidth > 0)
191 return true;
192
193 return false;
194}
195
Jerome Glisse285484e2011-12-16 17:03:42 -0500196int r600_fmt_get_blocksize(u32 format)
Dave Airlie60b212f2011-02-18 05:51:58 +0000197{
Dan Carpentercf8a47d2011-02-26 04:48:18 +0300198 if (format >= ARRAY_SIZE(color_formats_table))
Dave Airlie60b212f2011-02-18 05:51:58 +0000199 return 0;
200
201 return color_formats_table[format].blocksize;
202}
203
Jerome Glisse285484e2011-12-16 17:03:42 -0500204int r600_fmt_get_nblocksx(u32 format, u32 w)
Dave Airlie60b212f2011-02-18 05:51:58 +0000205{
206 unsigned bw;
Dan Carpentercf8a47d2011-02-26 04:48:18 +0300207
208 if (format >= ARRAY_SIZE(color_formats_table))
Dave Airlie60b212f2011-02-18 05:51:58 +0000209 return 0;
210
211 bw = color_formats_table[format].blockwidth;
212 if (bw == 0)
213 return 0;
214
215 return (w + bw - 1) / bw;
216}
217
Jerome Glisse285484e2011-12-16 17:03:42 -0500218int r600_fmt_get_nblocksy(u32 format, u32 h)
Dave Airlie60b212f2011-02-18 05:51:58 +0000219{
220 unsigned bh;
Dan Carpentercf8a47d2011-02-26 04:48:18 +0300221
222 if (format >= ARRAY_SIZE(color_formats_table))
Dave Airlie60b212f2011-02-18 05:51:58 +0000223 return 0;
224
225 bh = color_formats_table[format].blockheight;
226 if (bh == 0)
227 return 0;
228
229 return (h + bh - 1) / bh;
230}
231
Alex Deucher16790562010-11-14 20:24:35 -0500232struct array_mode_checker {
233 int array_mode;
234 u32 group_size;
235 u32 nbanks;
236 u32 npipes;
237 u32 nsamples;
Dave Airlie60b212f2011-02-18 05:51:58 +0000238 u32 blocksize;
Alex Deucher16790562010-11-14 20:24:35 -0500239};
240
241/* returns alignment in pixels for pitch/height/depth and bytes for base */
Andi Kleen488479e2011-10-13 16:08:41 -0700242static int r600_get_array_mode_alignment(struct array_mode_checker *values,
Alex Deucher16790562010-11-14 20:24:35 -0500243 u32 *pitch_align,
244 u32 *height_align,
245 u32 *depth_align,
246 u64 *base_align)
247{
248 u32 tile_width = 8;
249 u32 tile_height = 8;
250 u32 macro_tile_width = values->nbanks;
251 u32 macro_tile_height = values->npipes;
Dave Airlie60b212f2011-02-18 05:51:58 +0000252 u32 tile_bytes = tile_width * tile_height * values->blocksize * values->nsamples;
Alex Deucher16790562010-11-14 20:24:35 -0500253 u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
254
255 switch (values->array_mode) {
256 case ARRAY_LINEAR_GENERAL:
257 /* technically tile_width/_height for pitch/height */
258 *pitch_align = 1; /* tile_width */
259 *height_align = 1; /* tile_height */
260 *depth_align = 1;
261 *base_align = 1;
262 break;
263 case ARRAY_LINEAR_ALIGNED:
Dave Airlie60b212f2011-02-18 05:51:58 +0000264 *pitch_align = max((u32)64, (u32)(values->group_size / values->blocksize));
Jerome Glisse285484e2011-12-16 17:03:42 -0500265 *height_align = 1;
Alex Deucher16790562010-11-14 20:24:35 -0500266 *depth_align = 1;
267 *base_align = values->group_size;
268 break;
269 case ARRAY_1D_TILED_THIN1:
270 *pitch_align = max((u32)tile_width,
271 (u32)(values->group_size /
Dave Airlie60b212f2011-02-18 05:51:58 +0000272 (tile_height * values->blocksize * values->nsamples)));
Alex Deucher16790562010-11-14 20:24:35 -0500273 *height_align = tile_height;
274 *depth_align = 1;
275 *base_align = values->group_size;
276 break;
277 case ARRAY_2D_TILED_THIN1:
Jerome Glisse285484e2011-12-16 17:03:42 -0500278 *pitch_align = max((u32)macro_tile_width * tile_width,
279 (u32)((values->group_size * values->nbanks) /
280 (values->blocksize * values->nsamples * tile_width)));
Alex Deucher16790562010-11-14 20:24:35 -0500281 *height_align = macro_tile_height * tile_height;
282 *depth_align = 1;
283 *base_align = max(macro_tile_bytes,
Dave Airlie60b212f2011-02-18 05:51:58 +0000284 (*pitch_align) * values->blocksize * (*height_align) * values->nsamples);
Alex Deucher16790562010-11-14 20:24:35 -0500285 break;
286 default:
287 return -EINVAL;
288 }
289
290 return 0;
291}
292
Jerome Glisse961fb592010-02-10 22:30:05 +0000293static void r600_cs_track_init(struct r600_cs_track *track)
294{
295 int i;
296
Alex Deucher5f77df32010-03-26 14:52:32 -0400297 /* assume DX9 mode */
298 track->sq_config = DX9_CONSTS;
Jerome Glisse961fb592010-02-10 22:30:05 +0000299 for (i = 0; i < 8; i++) {
300 track->cb_color_base_last[i] = 0;
301 track->cb_color_size[i] = 0;
302 track->cb_color_size_idx[i] = 0;
303 track->cb_color_info[i] = 0;
Jerome Glisse285484e2011-12-16 17:03:42 -0500304 track->cb_color_view[i] = 0xFFFFFFFF;
Jerome Glisse961fb592010-02-10 22:30:05 +0000305 track->cb_color_bo[i] = NULL;
306 track->cb_color_bo_offset[i] = 0xFFFFFFFF;
Alex Deucher16790562010-11-14 20:24:35 -0500307 track->cb_color_bo_mc[i] = 0xFFFFFFFF;
Jerome Glisse961fb592010-02-10 22:30:05 +0000308 }
309 track->cb_target_mask = 0xFFFFFFFF;
310 track->cb_shader_mask = 0xFFFFFFFF;
311 track->db_bo = NULL;
Alex Deucher16790562010-11-14 20:24:35 -0500312 track->db_bo_mc = 0xFFFFFFFF;
Jerome Glisse961fb592010-02-10 22:30:05 +0000313 /* assume the biggest format and that htile is enabled */
314 track->db_depth_info = 7 | (1 << 25);
315 track->db_depth_view = 0xFFFFC000;
316 track->db_depth_size = 0xFFFFFFFF;
317 track->db_depth_size_idx = 0;
318 track->db_depth_control = 0xFFFFFFFF;
Marek Olšákdd220a02012-01-27 12:17:59 -0500319
320 for (i = 0; i < 4; i++) {
321 track->vgt_strmout_size[i] = 0;
322 track->vgt_strmout_bo[i] = NULL;
323 track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
324 track->vgt_strmout_bo_mc[i] = 0xFFFFFFFF;
325 }
Marek Olšák779923b2012-03-08 00:56:00 +0100326 track->sx_misc_kill_all_prims = false;
Jerome Glisse961fb592010-02-10 22:30:05 +0000327}
328
Andi Kleen488479e2011-10-13 16:08:41 -0700329static int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
Jerome Glisse961fb592010-02-10 22:30:05 +0000330{
331 struct r600_cs_track *track = p->track;
Dave Airlie60b212f2011-02-18 05:51:58 +0000332 u32 slice_tile_max, size, tmp;
Alex Deucher16790562010-11-14 20:24:35 -0500333 u32 height, height_align, pitch, pitch_align, depth_align;
334 u64 base_offset, base_align;
335 struct array_mode_checker array_check;
Jerome Glisse961fb592010-02-10 22:30:05 +0000336 volatile u32 *ib = p->ib->ptr;
Dave Airlief30df2f2010-10-21 13:55:40 +1000337 unsigned array_mode;
Dave Airlie60b212f2011-02-18 05:51:58 +0000338 u32 format;
Jerome Glisse285484e2011-12-16 17:03:42 -0500339
Jerome Glisse961fb592010-02-10 22:30:05 +0000340 if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
341 dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
342 return -EINVAL;
343 }
Alex Deucher1729dd32010-08-06 02:54:05 -0400344 size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
Dave Airlie60b212f2011-02-18 05:51:58 +0000345 format = G_0280A0_FORMAT(track->cb_color_info[i]);
Jerome Glisse285484e2011-12-16 17:03:42 -0500346 if (!r600_fmt_is_valid_color(format)) {
Jerome Glisse961fb592010-02-10 22:30:05 +0000347 dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
Dave Airlie60b212f2011-02-18 05:51:58 +0000348 __func__, __LINE__, format,
Jerome Glisse961fb592010-02-10 22:30:05 +0000349 i, track->cb_color_info[i]);
350 return -EINVAL;
351 }
Alex Deucher16790562010-11-14 20:24:35 -0500352 /* pitch in pixels */
353 pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
Jerome Glisse961fb592010-02-10 22:30:05 +0000354 slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
Dave Airlief30df2f2010-10-21 13:55:40 +1000355 slice_tile_max *= 64;
Alex Deucher16790562010-11-14 20:24:35 -0500356 height = slice_tile_max / pitch;
Jerome Glisse961fb592010-02-10 22:30:05 +0000357 if (height > 8192)
358 height = 8192;
Dave Airlief30df2f2010-10-21 13:55:40 +1000359 array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
Alex Deucher16790562010-11-14 20:24:35 -0500360
361 base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
362 array_check.array_mode = array_mode;
363 array_check.group_size = track->group_size;
364 array_check.nbanks = track->nbanks;
365 array_check.npipes = track->npipes;
366 array_check.nsamples = track->nsamples;
Jerome Glisse285484e2011-12-16 17:03:42 -0500367 array_check.blocksize = r600_fmt_get_blocksize(format);
Alex Deucher16790562010-11-14 20:24:35 -0500368 if (r600_get_array_mode_alignment(&array_check,
369 &pitch_align, &height_align, &depth_align, &base_align)) {
370 dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
371 G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
372 track->cb_color_info[i]);
373 return -EINVAL;
374 }
Dave Airlief30df2f2010-10-21 13:55:40 +1000375 switch (array_mode) {
Jerome Glisse961fb592010-02-10 22:30:05 +0000376 case V_0280A0_ARRAY_LINEAR_GENERAL:
Alex Deucher40e2a5c2010-06-04 18:41:42 -0400377 break;
Jerome Glisse961fb592010-02-10 22:30:05 +0000378 case V_0280A0_ARRAY_LINEAR_ALIGNED:
Jerome Glisse961fb592010-02-10 22:30:05 +0000379 break;
380 case V_0280A0_ARRAY_1D_TILED_THIN1:
Alex Deucher8f895da2010-10-26 20:22:42 -0400381 /* avoid breaking userspace */
382 if (height > 7)
383 height &= ~0x7;
Jerome Glisse961fb592010-02-10 22:30:05 +0000384 break;
385 case V_0280A0_ARRAY_2D_TILED_THIN1:
Jerome Glisse961fb592010-02-10 22:30:05 +0000386 break;
387 default:
388 dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
389 G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
390 track->cb_color_info[i]);
391 return -EINVAL;
392 }
Alex Deucher16790562010-11-14 20:24:35 -0500393
394 if (!IS_ALIGNED(pitch, pitch_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -0500395 dev_warn(p->dev, "%s:%d cb pitch (%d, 0x%x, %d) invalid\n",
396 __func__, __LINE__, pitch, pitch_align, array_mode);
Alex Deucher16790562010-11-14 20:24:35 -0500397 return -EINVAL;
398 }
399 if (!IS_ALIGNED(height, height_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -0500400 dev_warn(p->dev, "%s:%d cb height (%d, 0x%x, %d) invalid\n",
401 __func__, __LINE__, height, height_align, array_mode);
Alex Deucher16790562010-11-14 20:24:35 -0500402 return -EINVAL;
403 }
404 if (!IS_ALIGNED(base_offset, base_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -0500405 dev_warn(p->dev, "%s offset[%d] 0x%llx 0x%llx, %d not aligned\n", __func__, i,
406 base_offset, base_align, array_mode);
Alex Deucher16790562010-11-14 20:24:35 -0500407 return -EINVAL;
408 }
409
Jerome Glisse961fb592010-02-10 22:30:05 +0000410 /* check offset */
Jerome Glisse285484e2011-12-16 17:03:42 -0500411 tmp = r600_fmt_get_nblocksy(format, height) * r600_fmt_get_nblocksx(format, pitch) * r600_fmt_get_blocksize(format);
412 switch (array_mode) {
413 default:
414 case V_0280A0_ARRAY_LINEAR_GENERAL:
415 case V_0280A0_ARRAY_LINEAR_ALIGNED:
416 tmp += track->cb_color_view[i] & 0xFF;
417 break;
418 case V_0280A0_ARRAY_1D_TILED_THIN1:
419 case V_0280A0_ARRAY_2D_TILED_THIN1:
420 tmp += G_028080_SLICE_MAX(track->cb_color_view[i]) * tmp;
421 break;
422 }
Jerome Glisse961fb592010-02-10 22:30:05 +0000423 if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
Dave Airlief30df2f2010-10-21 13:55:40 +1000424 if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
425 /* the initial DDX does bad things with the CB size occasionally */
426 /* it rounds up height too far for slice tile max but the BO is smaller */
Alex Deuchera1a82132010-12-13 14:03:09 -0500427 /* r600c,g also seem to flush at bad times in some apps resulting in
428 * bogus values here. So for linear just allow anything to avoid breaking
429 * broken userspace.
430 */
Dave Airlief30df2f2010-10-21 13:55:40 +1000431 } else {
Jerome Glisse285484e2011-12-16 17:03:42 -0500432 dev_warn(p->dev, "%s offset[%d] %d %d %d %lu too big (%d %d) (%d %d %d)\n",
433 __func__, i, array_mode,
Alex Deucherc2049b32011-02-13 18:42:41 -0500434 track->cb_color_bo_offset[i], tmp,
Jerome Glisse285484e2011-12-16 17:03:42 -0500435 radeon_bo_size(track->cb_color_bo[i]),
436 pitch, height, r600_fmt_get_nblocksx(format, pitch),
437 r600_fmt_get_nblocksy(format, height),
438 r600_fmt_get_blocksize(format));
Dave Airlief30df2f2010-10-21 13:55:40 +1000439 return -EINVAL;
440 }
Alex Deucher40e2a5c2010-06-04 18:41:42 -0400441 }
Jerome Glisse961fb592010-02-10 22:30:05 +0000442 /* limit max tile */
Alex Deucher16790562010-11-14 20:24:35 -0500443 tmp = (height * pitch) >> 6;
Jerome Glisse961fb592010-02-10 22:30:05 +0000444 if (tmp < slice_tile_max)
445 slice_tile_max = tmp;
Alex Deucher16790562010-11-14 20:24:35 -0500446 tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
Jerome Glisse961fb592010-02-10 22:30:05 +0000447 S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
448 ib[track->cb_color_size_idx[i]] = tmp;
449 return 0;
450}
451
452static int r600_cs_track_check(struct radeon_cs_parser *p)
453{
454 struct r600_cs_track *track = p->track;
455 u32 tmp;
456 int r, i;
457 volatile u32 *ib = p->ib->ptr;
458
459 /* on legacy kernel we don't perform advanced check */
460 if (p->rdev == NULL)
461 return 0;
Marek Olšákdd220a02012-01-27 12:17:59 -0500462
463 /* check streamout */
464 if (track->vgt_strmout_en) {
465 for (i = 0; i < 4; i++) {
466 if (track->vgt_strmout_buffer_en & (1 << i)) {
467 if (track->vgt_strmout_bo[i]) {
468 u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
469 (u64)track->vgt_strmout_size[i];
470 if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
471 DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
472 i, offset,
473 radeon_bo_size(track->vgt_strmout_bo[i]));
474 return -EINVAL;
475 }
476 } else {
477 dev_warn(p->dev, "No buffer for streamout %d\n", i);
478 return -EINVAL;
479 }
480 }
481 }
Jerome Glisse961fb592010-02-10 22:30:05 +0000482 }
Marek Olšákdd220a02012-01-27 12:17:59 -0500483
Marek Olšák779923b2012-03-08 00:56:00 +0100484 if (track->sx_misc_kill_all_prims)
485 return 0;
486
Jerome Glisse961fb592010-02-10 22:30:05 +0000487 /* check that we have a cb for each enabled target, we don't check
488 * shader_mask because it seems mesa isn't always setting it :(
489 */
490 tmp = track->cb_target_mask;
491 for (i = 0; i < 8; i++) {
492 if ((tmp >> (i * 4)) & 0xF) {
493 /* at least one component is enabled */
494 if (track->cb_color_bo[i] == NULL) {
495 dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
496 __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
497 return -EINVAL;
498 }
499 /* perform rewrite of CB_COLOR[0-7]_SIZE */
500 r = r600_cs_track_validate_cb(p, i);
501 if (r)
502 return r;
503 }
504 }
505 /* Check depth buffer */
506 if (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
507 G_028800_Z_ENABLE(track->db_depth_control)) {
Alex Deucher16790562010-11-14 20:24:35 -0500508 u32 nviews, bpe, ntiles, size, slice_tile_max;
509 u32 height, height_align, pitch, pitch_align, depth_align;
510 u64 base_offset, base_align;
511 struct array_mode_checker array_check;
512 int array_mode;
513
Jerome Glisse961fb592010-02-10 22:30:05 +0000514 if (track->db_bo == NULL) {
515 dev_warn(p->dev, "z/stencil with no depth buffer\n");
516 return -EINVAL;
517 }
518 if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
519 dev_warn(p->dev, "this kernel doesn't support z/stencil htile\n");
520 return -EINVAL;
521 }
522 switch (G_028010_FORMAT(track->db_depth_info)) {
523 case V_028010_DEPTH_16:
524 bpe = 2;
525 break;
526 case V_028010_DEPTH_X8_24:
527 case V_028010_DEPTH_8_24:
528 case V_028010_DEPTH_X8_24_FLOAT:
529 case V_028010_DEPTH_8_24_FLOAT:
530 case V_028010_DEPTH_32_FLOAT:
531 bpe = 4;
532 break;
533 case V_028010_DEPTH_X24_8_32_FLOAT:
534 bpe = 8;
535 break;
536 default:
537 dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
538 return -EINVAL;
539 }
540 if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
541 if (!track->db_depth_size_idx) {
542 dev_warn(p->dev, "z/stencil buffer size not set\n");
543 return -EINVAL;
544 }
Jerome Glisse961fb592010-02-10 22:30:05 +0000545 tmp = radeon_bo_size(track->db_bo) - track->db_offset;
546 tmp = (tmp / bpe) >> 6;
547 if (!tmp) {
548 dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
549 track->db_depth_size, bpe, track->db_offset,
550 radeon_bo_size(track->db_bo));
551 return -EINVAL;
552 }
553 ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
554 } else {
Alex Deucher40e2a5c2010-06-04 18:41:42 -0400555 size = radeon_bo_size(track->db_bo);
Alex Deucher16790562010-11-14 20:24:35 -0500556 /* pitch in pixels */
557 pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
Alex Deucher2c7d81a2010-10-27 01:44:35 -0400558 slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
559 slice_tile_max *= 64;
Alex Deucher16790562010-11-14 20:24:35 -0500560 height = slice_tile_max / pitch;
Alex Deucher2c7d81a2010-10-27 01:44:35 -0400561 if (height > 8192)
562 height = 8192;
Alex Deucher16790562010-11-14 20:24:35 -0500563 base_offset = track->db_bo_mc + track->db_offset;
564 array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
565 array_check.array_mode = array_mode;
566 array_check.group_size = track->group_size;
567 array_check.nbanks = track->nbanks;
568 array_check.npipes = track->npipes;
569 array_check.nsamples = track->nsamples;
Dave Airlie60b212f2011-02-18 05:51:58 +0000570 array_check.blocksize = bpe;
Alex Deucher16790562010-11-14 20:24:35 -0500571 if (r600_get_array_mode_alignment(&array_check,
572 &pitch_align, &height_align, &depth_align, &base_align)) {
573 dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
574 G_028010_ARRAY_MODE(track->db_depth_info),
575 track->db_depth_info);
576 return -EINVAL;
577 }
578 switch (array_mode) {
Alex Deucher40e2a5c2010-06-04 18:41:42 -0400579 case V_028010_ARRAY_1D_TILED_THIN1:
Alex Deucher2c7d81a2010-10-27 01:44:35 -0400580 /* don't break userspace */
581 height &= ~0x7;
Alex Deucher40e2a5c2010-06-04 18:41:42 -0400582 break;
583 case V_028010_ARRAY_2D_TILED_THIN1:
Alex Deucher40e2a5c2010-06-04 18:41:42 -0400584 break;
585 default:
586 dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
587 G_028010_ARRAY_MODE(track->db_depth_info),
588 track->db_depth_info);
589 return -EINVAL;
590 }
Alex Deucher16790562010-11-14 20:24:35 -0500591
592 if (!IS_ALIGNED(pitch, pitch_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -0500593 dev_warn(p->dev, "%s:%d db pitch (%d, 0x%x, %d) invalid\n",
594 __func__, __LINE__, pitch, pitch_align, array_mode);
Alex Deucher40e2a5c2010-06-04 18:41:42 -0400595 return -EINVAL;
596 }
Alex Deucher16790562010-11-14 20:24:35 -0500597 if (!IS_ALIGNED(height, height_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -0500598 dev_warn(p->dev, "%s:%d db height (%d, 0x%x, %d) invalid\n",
599 __func__, __LINE__, height, height_align, array_mode);
Alex Deucher16790562010-11-14 20:24:35 -0500600 return -EINVAL;
601 }
602 if (!IS_ALIGNED(base_offset, base_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -0500603 dev_warn(p->dev, "%s offset[%d] 0x%llx, 0x%llx, %d not aligned\n", __func__, i,
604 base_offset, base_align, array_mode);
Alex Deucher16790562010-11-14 20:24:35 -0500605 return -EINVAL;
606 }
607
Jerome Glisse961fb592010-02-10 22:30:05 +0000608 ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
609 nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
610 tmp = ntiles * bpe * 64 * nviews;
611 if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
Alex Deucherc2049b32011-02-13 18:42:41 -0500612 dev_warn(p->dev, "z/stencil buffer (%d) too small (0x%08X %d %d %d -> %u have %lu)\n",
613 array_mode,
614 track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
615 radeon_bo_size(track->db_bo));
Jerome Glisse961fb592010-02-10 22:30:05 +0000616 return -EINVAL;
617 }
618 }
619 }
620 return 0;
621}
622
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000623/**
624 * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
625 * @parser: parser structure holding parsing context.
626 * @pkt: where to store packet informations
627 *
628 * Assume that chunk_ib_index is properly set. Will return -EINVAL
629 * if packet is bigger than remaining ib size. or if packets is unknown.
630 **/
631int r600_cs_packet_parse(struct radeon_cs_parser *p,
632 struct radeon_cs_packet *pkt,
633 unsigned idx)
634{
635 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
636 uint32_t header;
637
638 if (idx >= ib_chunk->length_dw) {
639 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
640 idx, ib_chunk->length_dw);
641 return -EINVAL;
642 }
Dave Airlie513bcb42009-09-23 16:56:27 +1000643 header = radeon_get_ib_value(p, idx);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000644 pkt->idx = idx;
645 pkt->type = CP_PACKET_GET_TYPE(header);
646 pkt->count = CP_PACKET_GET_COUNT(header);
647 pkt->one_reg_wr = 0;
648 switch (pkt->type) {
649 case PACKET_TYPE0:
650 pkt->reg = CP_PACKET0_GET_REG(header);
651 break;
652 case PACKET_TYPE3:
653 pkt->opcode = CP_PACKET3_GET_OPCODE(header);
654 break;
655 case PACKET_TYPE2:
656 pkt->count = -1;
657 break;
658 default:
659 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
660 return -EINVAL;
661 }
662 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
663 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
664 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
665 return -EINVAL;
666 }
667 return 0;
668}
669
670/**
671 * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
672 * @parser: parser structure holding parsing context.
673 * @data: pointer to relocation data
674 * @offset_start: starting offset
675 * @offset_mask: offset mask (to align start offset on)
676 * @reloc: reloc informations
677 *
678 * Check next packet is relocation packet3, do bo validation and compute
679 * GPU offset using the provided start.
680 **/
681static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
682 struct radeon_cs_reloc **cs_reloc)
683{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000684 struct radeon_cs_chunk *relocs_chunk;
685 struct radeon_cs_packet p3reloc;
686 unsigned idx;
687 int r;
688
689 if (p->chunk_relocs_idx == -1) {
690 DRM_ERROR("No relocation chunk !\n");
691 return -EINVAL;
692 }
693 *cs_reloc = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000694 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
695 r = r600_cs_packet_parse(p, &p3reloc, p->idx);
696 if (r) {
697 return r;
698 }
699 p->idx += p3reloc.count + 2;
700 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
701 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
702 p3reloc.idx);
703 return -EINVAL;
704 }
Dave Airlie513bcb42009-09-23 16:56:27 +1000705 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000706 if (idx >= relocs_chunk->length_dw) {
707 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
708 idx, relocs_chunk->length_dw);
709 return -EINVAL;
710 }
711 /* FIXME: we assume reloc size is 4 dwords */
712 *cs_reloc = p->relocs_ptr[(idx / 4)];
713 return 0;
714}
715
716/**
717 * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
718 * @parser: parser structure holding parsing context.
719 * @data: pointer to relocation data
720 * @offset_start: starting offset
721 * @offset_mask: offset mask (to align start offset on)
722 * @reloc: reloc informations
723 *
724 * Check next packet is relocation packet3, do bo validation and compute
725 * GPU offset using the provided start.
726 **/
727static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
728 struct radeon_cs_reloc **cs_reloc)
729{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000730 struct radeon_cs_chunk *relocs_chunk;
731 struct radeon_cs_packet p3reloc;
732 unsigned idx;
733 int r;
734
735 if (p->chunk_relocs_idx == -1) {
736 DRM_ERROR("No relocation chunk !\n");
737 return -EINVAL;
738 }
739 *cs_reloc = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000740 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
741 r = r600_cs_packet_parse(p, &p3reloc, p->idx);
742 if (r) {
743 return r;
744 }
745 p->idx += p3reloc.count + 2;
746 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
747 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
748 p3reloc.idx);
749 return -EINVAL;
750 }
Dave Airlie513bcb42009-09-23 16:56:27 +1000751 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000752 if (idx >= relocs_chunk->length_dw) {
753 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
754 idx, relocs_chunk->length_dw);
755 return -EINVAL;
756 }
Julia Lawalle265f39e2009-12-19 08:16:33 +0100757 *cs_reloc = p->relocs;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000758 (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
759 (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
760 return 0;
761}
762
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400763/**
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100764 * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
765 * @parser: parser structure holding parsing context.
766 *
767 * Check next packet is relocation packet3, do bo validation and compute
768 * GPU offset using the provided start.
769 **/
Andi Kleen488479e2011-10-13 16:08:41 -0700770static int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100771{
772 struct radeon_cs_packet p3reloc;
773 int r;
774
775 r = r600_cs_packet_parse(p, &p3reloc, p->idx);
776 if (r) {
777 return 0;
778 }
779 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
780 return 0;
781 }
782 return 1;
783}
784
785/**
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400786 * r600_cs_packet_next_vline() - parse userspace VLINE packet
787 * @parser: parser structure holding parsing context.
788 *
789 * Userspace sends a special sequence for VLINE waits.
790 * PACKET0 - VLINE_START_END + value
791 * PACKET3 - WAIT_REG_MEM poll vline status reg
792 * RELOC (P3) - crtc_id in reloc.
793 *
794 * This function parses this and relocates the VLINE START END
795 * and WAIT_REG_MEM packets to the correct crtc.
796 * It also detects a switched off crtc and nulls out the
797 * wait in that case.
798 */
799static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
800{
801 struct drm_mode_object *obj;
802 struct drm_crtc *crtc;
803 struct radeon_crtc *radeon_crtc;
804 struct radeon_cs_packet p3reloc, wait_reg_mem;
805 int crtc_id;
806 int r;
807 uint32_t header, h_idx, reg, wait_reg_mem_info;
808 volatile uint32_t *ib;
809
810 ib = p->ib->ptr;
811
812 /* parse the WAIT_REG_MEM */
813 r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
814 if (r)
815 return r;
816
817 /* check its a WAIT_REG_MEM */
818 if (wait_reg_mem.type != PACKET_TYPE3 ||
819 wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
820 DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
Paul Bollea3a88a62011-03-16 22:10:06 +0100821 return -EINVAL;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400822 }
823
824 wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
825 /* bit 4 is reg (0) or mem (1) */
826 if (wait_reg_mem_info & 0x10) {
827 DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
Paul Bollea3a88a62011-03-16 22:10:06 +0100828 return -EINVAL;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400829 }
830 /* waiting for value to be equal */
831 if ((wait_reg_mem_info & 0x7) != 0x3) {
832 DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
Paul Bollea3a88a62011-03-16 22:10:06 +0100833 return -EINVAL;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400834 }
835 if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
836 DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
Paul Bollea3a88a62011-03-16 22:10:06 +0100837 return -EINVAL;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400838 }
839
840 if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
841 DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
Paul Bollea3a88a62011-03-16 22:10:06 +0100842 return -EINVAL;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400843 }
844
845 /* jump over the NOP */
846 r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
847 if (r)
848 return r;
849
850 h_idx = p->idx - 2;
851 p->idx += wait_reg_mem.count + 2;
852 p->idx += p3reloc.count + 2;
853
854 header = radeon_get_ib_value(p, h_idx);
855 crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
Dave Airlied4ac6a02009-10-08 11:32:49 +1000856 reg = CP_PACKET0_GET_REG(header);
Dave Airlie29508eb2010-07-22 09:57:13 +1000857
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400858 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
859 if (!obj) {
860 DRM_ERROR("cannot find crtc %d\n", crtc_id);
Paul Bollea3a88a62011-03-16 22:10:06 +0100861 return -EINVAL;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400862 }
863 crtc = obj_to_crtc(obj);
864 radeon_crtc = to_radeon_crtc(crtc);
865 crtc_id = radeon_crtc->crtc_id;
866
867 if (!crtc->enabled) {
868 /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
869 ib[h_idx + 2] = PACKET2(0);
870 ib[h_idx + 3] = PACKET2(0);
871 ib[h_idx + 4] = PACKET2(0);
872 ib[h_idx + 5] = PACKET2(0);
873 ib[h_idx + 6] = PACKET2(0);
874 ib[h_idx + 7] = PACKET2(0);
875 ib[h_idx + 8] = PACKET2(0);
876 } else if (crtc_id == 1) {
877 switch (reg) {
878 case AVIVO_D1MODE_VLINE_START_END:
879 header &= ~R600_CP_PACKET0_REG_MASK;
880 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
881 break;
882 default:
883 DRM_ERROR("unknown crtc reloc\n");
Paul Bollea3a88a62011-03-16 22:10:06 +0100884 return -EINVAL;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400885 }
886 ib[h_idx] = header;
887 ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
888 }
Paul Bollea3a88a62011-03-16 22:10:06 +0100889
890 return 0;
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400891}
892
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000893static int r600_packet0_check(struct radeon_cs_parser *p,
894 struct radeon_cs_packet *pkt,
895 unsigned idx, unsigned reg)
896{
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400897 int r;
898
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000899 switch (reg) {
900 case AVIVO_D1MODE_VLINE_START_END:
Alex Deucher2f67c6e2009-09-25 16:35:11 -0400901 r = r600_cs_packet_parse_vline(p);
902 if (r) {
903 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
904 idx, reg);
905 return r;
906 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000907 break;
908 default:
909 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
910 reg, idx);
911 return -EINVAL;
912 }
913 return 0;
914}
915
916static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
917 struct radeon_cs_packet *pkt)
918{
919 unsigned reg, i;
920 unsigned idx;
921 int r;
922
923 idx = pkt->idx + 1;
924 reg = pkt->reg;
925 for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
926 r = r600_packet0_check(p, pkt, idx, reg);
927 if (r) {
928 return r;
929 }
930 }
931 return 0;
932}
933
Jerome Glisse961fb592010-02-10 22:30:05 +0000934/**
935 * r600_cs_check_reg() - check if register is authorized or not
936 * @parser: parser structure holding parsing context
937 * @reg: register we are testing
938 * @idx: index into the cs buffer
939 *
940 * This function will test against r600_reg_safe_bm and return 0
941 * if register is safe. If register is not flag as safe this function
942 * will test it against a list of register needind special handling.
943 */
Andi Kleen488479e2011-10-13 16:08:41 -0700944static int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
Jerome Glisse961fb592010-02-10 22:30:05 +0000945{
946 struct r600_cs_track *track = (struct r600_cs_track *)p->track;
947 struct radeon_cs_reloc *reloc;
Jerome Glisse961fb592010-02-10 22:30:05 +0000948 u32 m, i, tmp, *ib;
949 int r;
950
951 i = (reg >> 7);
Dan Carpenter88498832011-07-27 09:53:40 +0000952 if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
Jerome Glisse961fb592010-02-10 22:30:05 +0000953 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
954 return -EINVAL;
955 }
956 m = 1 << ((reg >> 2) & 31);
957 if (!(r600_reg_safe_bm[i] & m))
958 return 0;
959 ib = p->ib->ptr;
960 switch (reg) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300961 /* force following reg to 0 in an attempt to disable out buffer
Jerome Glisse961fb592010-02-10 22:30:05 +0000962 * which will need us to better understand how it works to perform
963 * security check on it (Jerome)
964 */
965 case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
966 case R_008C44_SQ_ESGS_RING_SIZE:
967 case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
968 case R_008C54_SQ_ESTMP_RING_SIZE:
969 case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
970 case R_008C74_SQ_FBUF_RING_SIZE:
971 case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
972 case R_008C5C_SQ_GSTMP_RING_SIZE:
973 case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
974 case R_008C4C_SQ_GSVS_RING_SIZE:
975 case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
976 case R_008C6C_SQ_PSTMP_RING_SIZE:
977 case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
978 case R_008C7C_SQ_REDUC_RING_SIZE:
979 case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
980 case R_008C64_SQ_VSTMP_RING_SIZE:
981 case R_0288C8_SQ_GS_VERT_ITEMSIZE:
982 /* get value to populate the IB don't remove */
983 tmp =radeon_get_ib_value(p, idx);
984 ib[idx] = 0;
985 break;
Alex Deucher5f77df32010-03-26 14:52:32 -0400986 case SQ_CONFIG:
987 track->sq_config = radeon_get_ib_value(p, idx);
988 break;
Jerome Glisse961fb592010-02-10 22:30:05 +0000989 case R_028800_DB_DEPTH_CONTROL:
990 track->db_depth_control = radeon_get_ib_value(p, idx);
991 break;
992 case R_028010_DB_DEPTH_INFO:
Jerome Glisse721604a2012-01-05 22:11:05 -0500993 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
Marek Olšáke70f2242011-10-25 01:38:45 +0200994 r600_cs_packet_next_is_pkt3_nop(p)) {
Alex Deucher7f813372010-05-20 12:43:52 -0400995 r = r600_cs_packet_next_reloc(p, &reloc);
996 if (r) {
997 dev_warn(p->dev, "bad SET_CONTEXT_REG "
998 "0x%04X\n", reg);
999 return -EINVAL;
1000 }
1001 track->db_depth_info = radeon_get_ib_value(p, idx);
1002 ib[idx] &= C_028010_ARRAY_MODE;
1003 track->db_depth_info &= C_028010_ARRAY_MODE;
1004 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
1005 ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
1006 track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
1007 } else {
1008 ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
1009 track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
1010 }
1011 } else
1012 track->db_depth_info = radeon_get_ib_value(p, idx);
Jerome Glisse961fb592010-02-10 22:30:05 +00001013 break;
1014 case R_028004_DB_DEPTH_VIEW:
1015 track->db_depth_view = radeon_get_ib_value(p, idx);
1016 break;
1017 case R_028000_DB_DEPTH_SIZE:
1018 track->db_depth_size = radeon_get_ib_value(p, idx);
1019 track->db_depth_size_idx = idx;
1020 break;
1021 case R_028AB0_VGT_STRMOUT_EN:
1022 track->vgt_strmout_en = radeon_get_ib_value(p, idx);
1023 break;
1024 case R_028B20_VGT_STRMOUT_BUFFER_EN:
1025 track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
1026 break;
Marek Olšákdd220a02012-01-27 12:17:59 -05001027 case VGT_STRMOUT_BUFFER_BASE_0:
1028 case VGT_STRMOUT_BUFFER_BASE_1:
1029 case VGT_STRMOUT_BUFFER_BASE_2:
1030 case VGT_STRMOUT_BUFFER_BASE_3:
1031 r = r600_cs_packet_next_reloc(p, &reloc);
1032 if (r) {
1033 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1034 "0x%04X\n", reg);
1035 return -EINVAL;
1036 }
1037 tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
1038 track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
1039 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1040 track->vgt_strmout_bo[tmp] = reloc->robj;
1041 track->vgt_strmout_bo_mc[tmp] = reloc->lobj.gpu_offset;
1042 break;
1043 case VGT_STRMOUT_BUFFER_SIZE_0:
1044 case VGT_STRMOUT_BUFFER_SIZE_1:
1045 case VGT_STRMOUT_BUFFER_SIZE_2:
1046 case VGT_STRMOUT_BUFFER_SIZE_3:
1047 tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
1048 /* size in register is DWs, convert to bytes */
1049 track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
1050 break;
1051 case CP_COHER_BASE:
1052 r = r600_cs_packet_next_reloc(p, &reloc);
1053 if (r) {
1054 dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
1055 "0x%04X\n", reg);
1056 return -EINVAL;
1057 }
1058 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1059 break;
Jerome Glisse961fb592010-02-10 22:30:05 +00001060 case R_028238_CB_TARGET_MASK:
1061 track->cb_target_mask = radeon_get_ib_value(p, idx);
1062 break;
1063 case R_02823C_CB_SHADER_MASK:
1064 track->cb_shader_mask = radeon_get_ib_value(p, idx);
1065 break;
1066 case R_028C04_PA_SC_AA_CONFIG:
1067 tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
1068 track->nsamples = 1 << tmp;
1069 break;
1070 case R_0280A0_CB_COLOR0_INFO:
1071 case R_0280A4_CB_COLOR1_INFO:
1072 case R_0280A8_CB_COLOR2_INFO:
1073 case R_0280AC_CB_COLOR3_INFO:
1074 case R_0280B0_CB_COLOR4_INFO:
1075 case R_0280B4_CB_COLOR5_INFO:
1076 case R_0280B8_CB_COLOR6_INFO:
1077 case R_0280BC_CB_COLOR7_INFO:
Jerome Glisse721604a2012-01-05 22:11:05 -05001078 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
Marek Olšáke70f2242011-10-25 01:38:45 +02001079 r600_cs_packet_next_is_pkt3_nop(p)) {
Alex Deucher7f813372010-05-20 12:43:52 -04001080 r = r600_cs_packet_next_reloc(p, &reloc);
1081 if (r) {
1082 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1083 return -EINVAL;
1084 }
1085 tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
1086 track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
1087 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
1088 ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
1089 track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
1090 } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
1091 ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
1092 track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
1093 }
1094 } else {
1095 tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
1096 track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
1097 }
Jerome Glisse961fb592010-02-10 22:30:05 +00001098 break;
Jerome Glisse285484e2011-12-16 17:03:42 -05001099 case R_028080_CB_COLOR0_VIEW:
1100 case R_028084_CB_COLOR1_VIEW:
1101 case R_028088_CB_COLOR2_VIEW:
1102 case R_02808C_CB_COLOR3_VIEW:
1103 case R_028090_CB_COLOR4_VIEW:
1104 case R_028094_CB_COLOR5_VIEW:
1105 case R_028098_CB_COLOR6_VIEW:
1106 case R_02809C_CB_COLOR7_VIEW:
1107 tmp = (reg - R_028080_CB_COLOR0_VIEW) / 4;
1108 track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
1109 break;
Jerome Glisse961fb592010-02-10 22:30:05 +00001110 case R_028060_CB_COLOR0_SIZE:
1111 case R_028064_CB_COLOR1_SIZE:
1112 case R_028068_CB_COLOR2_SIZE:
1113 case R_02806C_CB_COLOR3_SIZE:
1114 case R_028070_CB_COLOR4_SIZE:
1115 case R_028074_CB_COLOR5_SIZE:
1116 case R_028078_CB_COLOR6_SIZE:
1117 case R_02807C_CB_COLOR7_SIZE:
1118 tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
1119 track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
1120 track->cb_color_size_idx[tmp] = idx;
1121 break;
1122 /* This register were added late, there is userspace
1123 * which does provide relocation for those but set
1124 * 0 offset. In order to avoid breaking old userspace
1125 * we detect this and set address to point to last
1126 * CB_COLOR0_BASE, note that if userspace doesn't set
1127 * CB_COLOR0_BASE before this register we will report
1128 * error. Old userspace always set CB_COLOR0_BASE
1129 * before any of this.
1130 */
1131 case R_0280E0_CB_COLOR0_FRAG:
1132 case R_0280E4_CB_COLOR1_FRAG:
1133 case R_0280E8_CB_COLOR2_FRAG:
1134 case R_0280EC_CB_COLOR3_FRAG:
1135 case R_0280F0_CB_COLOR4_FRAG:
1136 case R_0280F4_CB_COLOR5_FRAG:
1137 case R_0280F8_CB_COLOR6_FRAG:
1138 case R_0280FC_CB_COLOR7_FRAG:
1139 tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
1140 if (!r600_cs_packet_next_is_pkt3_nop(p)) {
1141 if (!track->cb_color_base_last[tmp]) {
1142 dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
1143 return -EINVAL;
1144 }
1145 ib[idx] = track->cb_color_base_last[tmp];
Jerome Glisse961fb592010-02-10 22:30:05 +00001146 track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
1147 } else {
1148 r = r600_cs_packet_next_reloc(p, &reloc);
1149 if (r) {
1150 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1151 return -EINVAL;
1152 }
1153 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1154 track->cb_color_frag_bo[tmp] = reloc->robj;
1155 }
1156 break;
1157 case R_0280C0_CB_COLOR0_TILE:
1158 case R_0280C4_CB_COLOR1_TILE:
1159 case R_0280C8_CB_COLOR2_TILE:
1160 case R_0280CC_CB_COLOR3_TILE:
1161 case R_0280D0_CB_COLOR4_TILE:
1162 case R_0280D4_CB_COLOR5_TILE:
1163 case R_0280D8_CB_COLOR6_TILE:
1164 case R_0280DC_CB_COLOR7_TILE:
1165 tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
1166 if (!r600_cs_packet_next_is_pkt3_nop(p)) {
1167 if (!track->cb_color_base_last[tmp]) {
1168 dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
1169 return -EINVAL;
1170 }
1171 ib[idx] = track->cb_color_base_last[tmp];
Jerome Glisse961fb592010-02-10 22:30:05 +00001172 track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
1173 } else {
1174 r = r600_cs_packet_next_reloc(p, &reloc);
1175 if (r) {
1176 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1177 return -EINVAL;
1178 }
1179 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1180 track->cb_color_tile_bo[tmp] = reloc->robj;
1181 }
1182 break;
1183 case CB_COLOR0_BASE:
1184 case CB_COLOR1_BASE:
1185 case CB_COLOR2_BASE:
1186 case CB_COLOR3_BASE:
1187 case CB_COLOR4_BASE:
1188 case CB_COLOR5_BASE:
1189 case CB_COLOR6_BASE:
1190 case CB_COLOR7_BASE:
1191 r = r600_cs_packet_next_reloc(p, &reloc);
1192 if (r) {
1193 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1194 "0x%04X\n", reg);
1195 return -EINVAL;
1196 }
Jerome Glisse7cb72ef2010-02-11 12:44:32 +01001197 tmp = (reg - CB_COLOR0_BASE) / 4;
Alex Deucher1729dd32010-08-06 02:54:05 -04001198 track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
Jerome Glisse961fb592010-02-10 22:30:05 +00001199 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Jerome Glisse961fb592010-02-10 22:30:05 +00001200 track->cb_color_base_last[tmp] = ib[idx];
1201 track->cb_color_bo[tmp] = reloc->robj;
Alex Deucher16790562010-11-14 20:24:35 -05001202 track->cb_color_bo_mc[tmp] = reloc->lobj.gpu_offset;
Jerome Glisse961fb592010-02-10 22:30:05 +00001203 break;
1204 case DB_DEPTH_BASE:
1205 r = r600_cs_packet_next_reloc(p, &reloc);
1206 if (r) {
1207 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1208 "0x%04X\n", reg);
1209 return -EINVAL;
1210 }
Alex Deucher1729dd32010-08-06 02:54:05 -04001211 track->db_offset = radeon_get_ib_value(p, idx) << 8;
Jerome Glisse961fb592010-02-10 22:30:05 +00001212 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1213 track->db_bo = reloc->robj;
Alex Deucher16790562010-11-14 20:24:35 -05001214 track->db_bo_mc = reloc->lobj.gpu_offset;
Jerome Glisse961fb592010-02-10 22:30:05 +00001215 break;
1216 case DB_HTILE_DATA_BASE:
1217 case SQ_PGM_START_FS:
1218 case SQ_PGM_START_ES:
1219 case SQ_PGM_START_VS:
1220 case SQ_PGM_START_GS:
1221 case SQ_PGM_START_PS:
Alex Deucher5f77df32010-03-26 14:52:32 -04001222 case SQ_ALU_CONST_CACHE_GS_0:
1223 case SQ_ALU_CONST_CACHE_GS_1:
1224 case SQ_ALU_CONST_CACHE_GS_2:
1225 case SQ_ALU_CONST_CACHE_GS_3:
1226 case SQ_ALU_CONST_CACHE_GS_4:
1227 case SQ_ALU_CONST_CACHE_GS_5:
1228 case SQ_ALU_CONST_CACHE_GS_6:
1229 case SQ_ALU_CONST_CACHE_GS_7:
1230 case SQ_ALU_CONST_CACHE_GS_8:
1231 case SQ_ALU_CONST_CACHE_GS_9:
1232 case SQ_ALU_CONST_CACHE_GS_10:
1233 case SQ_ALU_CONST_CACHE_GS_11:
1234 case SQ_ALU_CONST_CACHE_GS_12:
1235 case SQ_ALU_CONST_CACHE_GS_13:
1236 case SQ_ALU_CONST_CACHE_GS_14:
1237 case SQ_ALU_CONST_CACHE_GS_15:
1238 case SQ_ALU_CONST_CACHE_PS_0:
1239 case SQ_ALU_CONST_CACHE_PS_1:
1240 case SQ_ALU_CONST_CACHE_PS_2:
1241 case SQ_ALU_CONST_CACHE_PS_3:
1242 case SQ_ALU_CONST_CACHE_PS_4:
1243 case SQ_ALU_CONST_CACHE_PS_5:
1244 case SQ_ALU_CONST_CACHE_PS_6:
1245 case SQ_ALU_CONST_CACHE_PS_7:
1246 case SQ_ALU_CONST_CACHE_PS_8:
1247 case SQ_ALU_CONST_CACHE_PS_9:
1248 case SQ_ALU_CONST_CACHE_PS_10:
1249 case SQ_ALU_CONST_CACHE_PS_11:
1250 case SQ_ALU_CONST_CACHE_PS_12:
1251 case SQ_ALU_CONST_CACHE_PS_13:
1252 case SQ_ALU_CONST_CACHE_PS_14:
1253 case SQ_ALU_CONST_CACHE_PS_15:
1254 case SQ_ALU_CONST_CACHE_VS_0:
1255 case SQ_ALU_CONST_CACHE_VS_1:
1256 case SQ_ALU_CONST_CACHE_VS_2:
1257 case SQ_ALU_CONST_CACHE_VS_3:
1258 case SQ_ALU_CONST_CACHE_VS_4:
1259 case SQ_ALU_CONST_CACHE_VS_5:
1260 case SQ_ALU_CONST_CACHE_VS_6:
1261 case SQ_ALU_CONST_CACHE_VS_7:
1262 case SQ_ALU_CONST_CACHE_VS_8:
1263 case SQ_ALU_CONST_CACHE_VS_9:
1264 case SQ_ALU_CONST_CACHE_VS_10:
1265 case SQ_ALU_CONST_CACHE_VS_11:
1266 case SQ_ALU_CONST_CACHE_VS_12:
1267 case SQ_ALU_CONST_CACHE_VS_13:
1268 case SQ_ALU_CONST_CACHE_VS_14:
1269 case SQ_ALU_CONST_CACHE_VS_15:
Jerome Glisse961fb592010-02-10 22:30:05 +00001270 r = r600_cs_packet_next_reloc(p, &reloc);
1271 if (r) {
1272 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1273 "0x%04X\n", reg);
1274 return -EINVAL;
1275 }
1276 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1277 break;
Alex Deucher033b5652011-06-08 15:26:45 -04001278 case SX_MEMORY_EXPORT_BASE:
1279 r = r600_cs_packet_next_reloc(p, &reloc);
1280 if (r) {
1281 dev_warn(p->dev, "bad SET_CONFIG_REG "
1282 "0x%04X\n", reg);
1283 return -EINVAL;
1284 }
1285 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1286 break;
Marek Olšák779923b2012-03-08 00:56:00 +01001287 case SX_MISC:
1288 track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
1289 break;
Jerome Glisse961fb592010-02-10 22:30:05 +00001290 default:
1291 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1292 return -EINVAL;
1293 }
1294 return 0;
1295}
1296
Jerome Glisse285484e2011-12-16 17:03:42 -05001297unsigned r600_mip_minify(unsigned size, unsigned level)
Jerome Glisse961fb592010-02-10 22:30:05 +00001298{
Dave Airlie60b212f2011-02-18 05:51:58 +00001299 unsigned val;
1300
1301 val = max(1U, size >> level);
1302 if (level > 0)
1303 val = roundup_pow_of_two(val);
1304 return val;
Jerome Glisse961fb592010-02-10 22:30:05 +00001305}
1306
Dave Airlie60b212f2011-02-18 05:51:58 +00001307static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned llevel,
1308 unsigned w0, unsigned h0, unsigned d0, unsigned format,
1309 unsigned block_align, unsigned height_align, unsigned base_align,
Alex Deucher40e2a5c2010-06-04 18:41:42 -04001310 unsigned *l0_size, unsigned *mipmap_size)
Jerome Glisse961fb592010-02-10 22:30:05 +00001311{
Dave Airlie60b212f2011-02-18 05:51:58 +00001312 unsigned offset, i, level;
1313 unsigned width, height, depth, size;
1314 unsigned blocksize;
1315 unsigned nbx, nby;
1316 unsigned nlevels = llevel - blevel + 1;
Jerome Glisse961fb592010-02-10 22:30:05 +00001317
Dave Airlie60b212f2011-02-18 05:51:58 +00001318 *l0_size = -1;
Jerome Glisse285484e2011-12-16 17:03:42 -05001319 blocksize = r600_fmt_get_blocksize(format);
Dave Airlie60b212f2011-02-18 05:51:58 +00001320
Jerome Glisse285484e2011-12-16 17:03:42 -05001321 w0 = r600_mip_minify(w0, 0);
1322 h0 = r600_mip_minify(h0, 0);
1323 d0 = r600_mip_minify(d0, 0);
Jerome Glisse961fb592010-02-10 22:30:05 +00001324 for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
Jerome Glisse285484e2011-12-16 17:03:42 -05001325 width = r600_mip_minify(w0, i);
1326 nbx = r600_fmt_get_nblocksx(format, width);
Dave Airlie60b212f2011-02-18 05:51:58 +00001327
1328 nbx = round_up(nbx, block_align);
1329
Jerome Glisse285484e2011-12-16 17:03:42 -05001330 height = r600_mip_minify(h0, i);
1331 nby = r600_fmt_get_nblocksy(format, height);
Dave Airlie60b212f2011-02-18 05:51:58 +00001332 nby = round_up(nby, height_align);
1333
Jerome Glisse285484e2011-12-16 17:03:42 -05001334 depth = r600_mip_minify(d0, i);
Dave Airlie60b212f2011-02-18 05:51:58 +00001335
1336 size = nbx * nby * blocksize;
1337 if (nfaces)
1338 size *= nfaces;
1339 else
1340 size *= depth;
1341
1342 if (i == 0)
1343 *l0_size = size;
1344
1345 if (i == 0 || i == 1)
1346 offset = round_up(offset, base_align);
1347
1348 offset += size;
Jerome Glisse961fb592010-02-10 22:30:05 +00001349 }
Jerome Glisse961fb592010-02-10 22:30:05 +00001350 *mipmap_size = offset;
Dave Airlie60b212f2011-02-18 05:51:58 +00001351 if (llevel == 0)
Jerome Glisse961fb592010-02-10 22:30:05 +00001352 *mipmap_size = *l0_size;
Alex Deucher1729dd32010-08-06 02:54:05 -04001353 if (!blevel)
1354 *mipmap_size -= *l0_size;
Jerome Glisse961fb592010-02-10 22:30:05 +00001355}
1356
1357/**
1358 * r600_check_texture_resource() - check if register is authorized or not
1359 * @p: parser structure holding parsing context
1360 * @idx: index into the cs buffer
1361 * @texture: texture's bo structure
1362 * @mipmap: mipmap's bo structure
1363 *
1364 * This function will check that the resource has valid field and that
1365 * the texture and mipmap bo object are big enough to cover this resource.
1366 */
Andi Kleen488479e2011-10-13 16:08:41 -07001367static int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
Alex Deucher7f813372010-05-20 12:43:52 -04001368 struct radeon_bo *texture,
1369 struct radeon_bo *mipmap,
Alex Deucher16790562010-11-14 20:24:35 -05001370 u64 base_offset,
1371 u64 mip_offset,
Alex Deucher7f813372010-05-20 12:43:52 -04001372 u32 tiling_flags)
Jerome Glisse961fb592010-02-10 22:30:05 +00001373{
Alex Deucher40e2a5c2010-06-04 18:41:42 -04001374 struct r600_cs_track *track = p->track;
Dave Airlie60b212f2011-02-18 05:51:58 +00001375 u32 nfaces, llevel, blevel, w0, h0, d0;
Dave Airlieaf506212011-02-28 14:27:03 +10001376 u32 word0, word1, l0_size, mipmap_size, word2, word3;
Alex Deucher16790562010-11-14 20:24:35 -05001377 u32 height_align, pitch, pitch_align, depth_align;
Dave Airlie60b212f2011-02-18 05:51:58 +00001378 u32 array, barray, larray;
Alex Deucher16790562010-11-14 20:24:35 -05001379 u64 base_align;
1380 struct array_mode_checker array_check;
Dave Airlie60b212f2011-02-18 05:51:58 +00001381 u32 format;
Jerome Glisse961fb592010-02-10 22:30:05 +00001382
1383 /* on legacy kernel we don't perform advanced check */
1384 if (p->rdev == NULL)
1385 return 0;
Alex Deucher7f813372010-05-20 12:43:52 -04001386
Alex Deucher16790562010-11-14 20:24:35 -05001387 /* convert to bytes */
1388 base_offset <<= 8;
1389 mip_offset <<= 8;
1390
Jerome Glisse961fb592010-02-10 22:30:05 +00001391 word0 = radeon_get_ib_value(p, idx + 0);
Jerome Glisse721604a2012-01-05 22:11:05 -05001392 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Marek Olšáke70f2242011-10-25 01:38:45 +02001393 if (tiling_flags & RADEON_TILING_MACRO)
1394 word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
1395 else if (tiling_flags & RADEON_TILING_MICRO)
1396 word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1397 }
Jerome Glisse961fb592010-02-10 22:30:05 +00001398 word1 = radeon_get_ib_value(p, idx + 1);
1399 w0 = G_038000_TEX_WIDTH(word0) + 1;
1400 h0 = G_038004_TEX_HEIGHT(word1) + 1;
1401 d0 = G_038004_TEX_DEPTH(word1);
1402 nfaces = 1;
Christian König14045472012-02-28 23:19:20 +01001403 array = 0;
Jerome Glisse961fb592010-02-10 22:30:05 +00001404 switch (G_038000_DIM(word0)) {
1405 case V_038000_SQ_TEX_DIM_1D:
1406 case V_038000_SQ_TEX_DIM_2D:
1407 case V_038000_SQ_TEX_DIM_3D:
1408 break;
1409 case V_038000_SQ_TEX_DIM_CUBEMAP:
Dave Airlie60b212f2011-02-18 05:51:58 +00001410 if (p->family >= CHIP_RV770)
1411 nfaces = 8;
1412 else
1413 nfaces = 6;
Jerome Glisse961fb592010-02-10 22:30:05 +00001414 break;
1415 case V_038000_SQ_TEX_DIM_1D_ARRAY:
1416 case V_038000_SQ_TEX_DIM_2D_ARRAY:
Dave Airlie60b212f2011-02-18 05:51:58 +00001417 array = 1;
1418 break;
Jerome Glisse961fb592010-02-10 22:30:05 +00001419 case V_038000_SQ_TEX_DIM_2D_MSAA:
1420 case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
1421 default:
1422 dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
1423 return -EINVAL;
1424 }
Dave Airlie60b212f2011-02-18 05:51:58 +00001425 format = G_038004_DATA_FORMAT(word1);
Jerome Glisse285484e2011-12-16 17:03:42 -05001426 if (!r600_fmt_is_valid_texture(format, p->family)) {
Jerome Glisse961fb592010-02-10 22:30:05 +00001427 dev_warn(p->dev, "%s:%d texture invalid format %d\n",
Dave Airlie60b212f2011-02-18 05:51:58 +00001428 __func__, __LINE__, format);
Jerome Glisse961fb592010-02-10 22:30:05 +00001429 return -EINVAL;
1430 }
Alex Deucher40e2a5c2010-06-04 18:41:42 -04001431
Alex Deucher16790562010-11-14 20:24:35 -05001432 /* pitch in texels */
1433 pitch = (G_038000_PITCH(word0) + 1) * 8;
1434 array_check.array_mode = G_038000_TILE_MODE(word0);
1435 array_check.group_size = track->group_size;
1436 array_check.nbanks = track->nbanks;
1437 array_check.npipes = track->npipes;
1438 array_check.nsamples = 1;
Jerome Glisse285484e2011-12-16 17:03:42 -05001439 array_check.blocksize = r600_fmt_get_blocksize(format);
Alex Deucher16790562010-11-14 20:24:35 -05001440 if (r600_get_array_mode_alignment(&array_check,
1441 &pitch_align, &height_align, &depth_align, &base_align)) {
1442 dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
1443 __func__, __LINE__, G_038000_TILE_MODE(word0));
Alex Deucher40e2a5c2010-06-04 18:41:42 -04001444 return -EINVAL;
1445 }
Alex Deucher16790562010-11-14 20:24:35 -05001446
1447 /* XXX check height as well... */
1448
1449 if (!IS_ALIGNED(pitch, pitch_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -05001450 dev_warn(p->dev, "%s:%d tex pitch (%d, 0x%x, %d) invalid\n",
1451 __func__, __LINE__, pitch, pitch_align, G_038000_TILE_MODE(word0));
Alex Deucher16790562010-11-14 20:24:35 -05001452 return -EINVAL;
1453 }
1454 if (!IS_ALIGNED(base_offset, base_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -05001455 dev_warn(p->dev, "%s:%d tex base offset (0x%llx, 0x%llx, %d) invalid\n",
1456 __func__, __LINE__, base_offset, base_align, G_038000_TILE_MODE(word0));
Alex Deucher16790562010-11-14 20:24:35 -05001457 return -EINVAL;
1458 }
1459 if (!IS_ALIGNED(mip_offset, base_align)) {
Alex Deucherc2049b32011-02-13 18:42:41 -05001460 dev_warn(p->dev, "%s:%d tex mip offset (0x%llx, 0x%llx, %d) invalid\n",
1461 __func__, __LINE__, mip_offset, base_align, G_038000_TILE_MODE(word0));
Alex Deucher16790562010-11-14 20:24:35 -05001462 return -EINVAL;
1463 }
Alex Deucher40e2a5c2010-06-04 18:41:42 -04001464
Dave Airlieaf506212011-02-28 14:27:03 +10001465 word2 = radeon_get_ib_value(p, idx + 2) << 8;
1466 word3 = radeon_get_ib_value(p, idx + 3) << 8;
1467
Jerome Glisse961fb592010-02-10 22:30:05 +00001468 word0 = radeon_get_ib_value(p, idx + 4);
1469 word1 = radeon_get_ib_value(p, idx + 5);
1470 blevel = G_038010_BASE_LEVEL(word0);
Dave Airlie60b212f2011-02-18 05:51:58 +00001471 llevel = G_038014_LAST_LEVEL(word1);
Jerome Glisse285484e2011-12-16 17:03:42 -05001472 if (blevel > llevel) {
1473 dev_warn(p->dev, "texture blevel %d > llevel %d\n",
1474 blevel, llevel);
1475 }
Dave Airlie60b212f2011-02-18 05:51:58 +00001476 if (array == 1) {
1477 barray = G_038014_BASE_ARRAY(word1);
1478 larray = G_038014_LAST_ARRAY(word1);
1479
1480 nfaces = larray - barray + 1;
1481 }
1482 r600_texture_size(nfaces, blevel, llevel, w0, h0, d0, format,
1483 pitch_align, height_align, base_align,
Alex Deucher40e2a5c2010-06-04 18:41:42 -04001484 &l0_size, &mipmap_size);
Jerome Glisse961fb592010-02-10 22:30:05 +00001485 /* using get ib will give us the offset into the texture bo */
Dave Airlieaf506212011-02-28 14:27:03 +10001486 if ((l0_size + word2) > radeon_bo_size(texture)) {
Jerome Glisse285484e2011-12-16 17:03:42 -05001487 dev_warn(p->dev, "texture bo too small ((%d %d) (%d %d) %d %d %d -> %d have %ld)\n",
1488 w0, h0, pitch_align, height_align,
1489 array_check.array_mode, format, word2,
1490 l0_size, radeon_bo_size(texture));
Dave Airlie60b212f2011-02-18 05:51:58 +00001491 dev_warn(p->dev, "alignments %d %d %d %lld\n", pitch, pitch_align, height_align, base_align);
Jerome Glisse961fb592010-02-10 22:30:05 +00001492 return -EINVAL;
1493 }
1494 /* using get ib will give us the offset into the mipmap bo */
Dave Airlieaf506212011-02-28 14:27:03 +10001495 word3 = radeon_get_ib_value(p, idx + 3) << 8;
1496 if ((mipmap_size + word3) > radeon_bo_size(mipmap)) {
Alex Deucherfe725d42010-09-14 10:10:47 -04001497 /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
Dave Airlieaf506212011-02-28 14:27:03 +10001498 w0, h0, format, blevel, nlevels, word3, mipmap_size, radeon_bo_size(texture));*/
Jerome Glisse961fb592010-02-10 22:30:05 +00001499 }
1500 return 0;
1501}
1502
Marek Olšákdd220a02012-01-27 12:17:59 -05001503static bool r600_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
1504{
1505 u32 m, i;
1506
1507 i = (reg >> 7);
1508 if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
1509 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1510 return false;
1511 }
1512 m = 1 << ((reg >> 2) & 31);
1513 if (!(r600_reg_safe_bm[i] & m))
1514 return true;
1515 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1516 return false;
1517}
1518
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001519static int r600_packet3_check(struct radeon_cs_parser *p,
1520 struct radeon_cs_packet *pkt)
1521{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001522 struct radeon_cs_reloc *reloc;
Jerome Glissec8c15ff2010-01-18 13:01:36 +01001523 struct r600_cs_track *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001524 volatile u32 *ib;
1525 unsigned idx;
1526 unsigned i;
1527 unsigned start_reg, end_reg, reg;
1528 int r;
Dave Airlieadea4792009-09-25 14:23:47 +10001529 u32 idx_value;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001530
Jerome Glissec8c15ff2010-01-18 13:01:36 +01001531 track = (struct r600_cs_track *)p->track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001532 ib = p->ib->ptr;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001533 idx = pkt->idx + 1;
Dave Airlieadea4792009-09-25 14:23:47 +10001534 idx_value = radeon_get_ib_value(p, idx);
Dave Airlie513bcb42009-09-23 16:56:27 +10001535
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001536 switch (pkt->opcode) {
Dave Airlie2a19cac2011-02-28 16:11:48 +10001537 case PACKET3_SET_PREDICATION:
1538 {
1539 int pred_op;
1540 int tmp;
Marek Olšák63330032012-03-19 03:09:37 +01001541 uint64_t offset;
1542
Dave Airlie2a19cac2011-02-28 16:11:48 +10001543 if (pkt->count != 1) {
1544 DRM_ERROR("bad SET PREDICATION\n");
1545 return -EINVAL;
1546 }
1547
1548 tmp = radeon_get_ib_value(p, idx + 1);
1549 pred_op = (tmp >> 16) & 0x7;
1550
1551 /* for the clear predicate operation */
1552 if (pred_op == 0)
1553 return 0;
1554
1555 if (pred_op > 2) {
1556 DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
1557 return -EINVAL;
1558 }
1559
1560 r = r600_cs_packet_next_reloc(p, &reloc);
1561 if (r) {
1562 DRM_ERROR("bad SET PREDICATION\n");
1563 return -EINVAL;
1564 }
1565
Marek Olšák63330032012-03-19 03:09:37 +01001566 offset = reloc->lobj.gpu_offset +
1567 (idx_value & 0xfffffff0) +
1568 ((u64)(tmp & 0xff) << 32);
1569
1570 ib[idx + 0] = offset;
1571 ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
Dave Airlie2a19cac2011-02-28 16:11:48 +10001572 }
1573 break;
1574
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001575 case PACKET3_START_3D_CMDBUF:
1576 if (p->family >= CHIP_RV770 || pkt->count) {
1577 DRM_ERROR("bad START_3D\n");
1578 return -EINVAL;
1579 }
1580 break;
1581 case PACKET3_CONTEXT_CONTROL:
1582 if (pkt->count != 1) {
1583 DRM_ERROR("bad CONTEXT_CONTROL\n");
1584 return -EINVAL;
1585 }
1586 break;
1587 case PACKET3_INDEX_TYPE:
1588 case PACKET3_NUM_INSTANCES:
1589 if (pkt->count) {
1590 DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
1591 return -EINVAL;
1592 }
1593 break;
1594 case PACKET3_DRAW_INDEX:
Marek Olšák63330032012-03-19 03:09:37 +01001595 {
1596 uint64_t offset;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001597 if (pkt->count != 3) {
1598 DRM_ERROR("bad DRAW_INDEX\n");
1599 return -EINVAL;
1600 }
1601 r = r600_cs_packet_next_reloc(p, &reloc);
1602 if (r) {
1603 DRM_ERROR("bad DRAW_INDEX\n");
1604 return -EINVAL;
1605 }
Marek Olšák63330032012-03-19 03:09:37 +01001606
1607 offset = reloc->lobj.gpu_offset +
1608 idx_value +
1609 ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
1610
1611 ib[idx+0] = offset;
1612 ib[idx+1] = upper_32_bits(offset) & 0xff;
1613
Jerome Glisse961fb592010-02-10 22:30:05 +00001614 r = r600_cs_track_check(p);
1615 if (r) {
1616 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1617 return r;
1618 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001619 break;
Marek Olšák63330032012-03-19 03:09:37 +01001620 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001621 case PACKET3_DRAW_INDEX_AUTO:
1622 if (pkt->count != 1) {
1623 DRM_ERROR("bad DRAW_INDEX_AUTO\n");
1624 return -EINVAL;
1625 }
Jerome Glisse961fb592010-02-10 22:30:05 +00001626 r = r600_cs_track_check(p);
1627 if (r) {
1628 dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
1629 return r;
1630 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001631 break;
1632 case PACKET3_DRAW_INDEX_IMMD_BE:
1633 case PACKET3_DRAW_INDEX_IMMD:
1634 if (pkt->count < 2) {
1635 DRM_ERROR("bad DRAW_INDEX_IMMD\n");
1636 return -EINVAL;
1637 }
Jerome Glisse961fb592010-02-10 22:30:05 +00001638 r = r600_cs_track_check(p);
1639 if (r) {
1640 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1641 return r;
1642 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001643 break;
1644 case PACKET3_WAIT_REG_MEM:
1645 if (pkt->count != 5) {
1646 DRM_ERROR("bad WAIT_REG_MEM\n");
1647 return -EINVAL;
1648 }
1649 /* bit 4 is reg (0) or mem (1) */
Dave Airlieadea4792009-09-25 14:23:47 +10001650 if (idx_value & 0x10) {
Marek Olšák63330032012-03-19 03:09:37 +01001651 uint64_t offset;
1652
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001653 r = r600_cs_packet_next_reloc(p, &reloc);
1654 if (r) {
1655 DRM_ERROR("bad WAIT_REG_MEM\n");
1656 return -EINVAL;
1657 }
Marek Olšák63330032012-03-19 03:09:37 +01001658
1659 offset = reloc->lobj.gpu_offset +
1660 (radeon_get_ib_value(p, idx+1) & 0xfffffff0) +
1661 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
1662
1663 ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffff0);
1664 ib[idx+2] = upper_32_bits(offset) & 0xff;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001665 }
1666 break;
1667 case PACKET3_SURFACE_SYNC:
1668 if (pkt->count != 3) {
1669 DRM_ERROR("bad SURFACE_SYNC\n");
1670 return -EINVAL;
1671 }
1672 /* 0xffffffff/0x0 is flush all cache flag */
Dave Airlie513bcb42009-09-23 16:56:27 +10001673 if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
1674 radeon_get_ib_value(p, idx + 2) != 0) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001675 r = r600_cs_packet_next_reloc(p, &reloc);
1676 if (r) {
1677 DRM_ERROR("bad SURFACE_SYNC\n");
1678 return -EINVAL;
1679 }
1680 ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1681 }
1682 break;
1683 case PACKET3_EVENT_WRITE:
1684 if (pkt->count != 2 && pkt->count != 0) {
1685 DRM_ERROR("bad EVENT_WRITE\n");
1686 return -EINVAL;
1687 }
1688 if (pkt->count) {
Marek Olšák63330032012-03-19 03:09:37 +01001689 uint64_t offset;
1690
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001691 r = r600_cs_packet_next_reloc(p, &reloc);
1692 if (r) {
1693 DRM_ERROR("bad EVENT_WRITE\n");
1694 return -EINVAL;
1695 }
Marek Olšák63330032012-03-19 03:09:37 +01001696 offset = reloc->lobj.gpu_offset +
1697 (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
1698 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
1699
1700 ib[idx+1] = offset & 0xfffffff8;
1701 ib[idx+2] = upper_32_bits(offset) & 0xff;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001702 }
1703 break;
1704 case PACKET3_EVENT_WRITE_EOP:
Marek Olšák63330032012-03-19 03:09:37 +01001705 {
1706 uint64_t offset;
1707
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001708 if (pkt->count != 4) {
1709 DRM_ERROR("bad EVENT_WRITE_EOP\n");
1710 return -EINVAL;
1711 }
1712 r = r600_cs_packet_next_reloc(p, &reloc);
1713 if (r) {
1714 DRM_ERROR("bad EVENT_WRITE\n");
1715 return -EINVAL;
1716 }
Marek Olšák63330032012-03-19 03:09:37 +01001717
1718 offset = reloc->lobj.gpu_offset +
1719 (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
1720 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
1721
1722 ib[idx+1] = offset & 0xfffffffc;
1723 ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001724 break;
Marek Olšák63330032012-03-19 03:09:37 +01001725 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001726 case PACKET3_SET_CONFIG_REG:
Dave Airlieadea4792009-09-25 14:23:47 +10001727 start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001728 end_reg = 4 * pkt->count + start_reg - 4;
1729 if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
1730 (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
1731 (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
1732 DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
1733 return -EINVAL;
1734 }
1735 for (i = 0; i < pkt->count; i++) {
1736 reg = start_reg + (4 * i);
Jerome Glisse961fb592010-02-10 22:30:05 +00001737 r = r600_cs_check_reg(p, reg, idx+1+i);
1738 if (r)
1739 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001740 }
1741 break;
1742 case PACKET3_SET_CONTEXT_REG:
Dave Airlieadea4792009-09-25 14:23:47 +10001743 start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001744 end_reg = 4 * pkt->count + start_reg - 4;
1745 if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
1746 (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
1747 (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
1748 DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
1749 return -EINVAL;
1750 }
1751 for (i = 0; i < pkt->count; i++) {
1752 reg = start_reg + (4 * i);
Jerome Glisse961fb592010-02-10 22:30:05 +00001753 r = r600_cs_check_reg(p, reg, idx+1+i);
1754 if (r)
1755 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001756 }
1757 break;
1758 case PACKET3_SET_RESOURCE:
1759 if (pkt->count % 7) {
1760 DRM_ERROR("bad SET_RESOURCE\n");
1761 return -EINVAL;
1762 }
Dave Airlieadea4792009-09-25 14:23:47 +10001763 start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001764 end_reg = 4 * pkt->count + start_reg - 4;
1765 if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
1766 (start_reg >= PACKET3_SET_RESOURCE_END) ||
1767 (end_reg >= PACKET3_SET_RESOURCE_END)) {
1768 DRM_ERROR("bad SET_RESOURCE\n");
1769 return -EINVAL;
1770 }
1771 for (i = 0; i < (pkt->count / 7); i++) {
Jerome Glisse961fb592010-02-10 22:30:05 +00001772 struct radeon_bo *texture, *mipmap;
Alex Deucher1729dd32010-08-06 02:54:05 -04001773 u32 size, offset, base_offset, mip_offset;
Jerome Glisse961fb592010-02-10 22:30:05 +00001774
Dave Airlieadea4792009-09-25 14:23:47 +10001775 switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001776 case SQ_TEX_VTX_VALID_TEXTURE:
1777 /* tex base */
1778 r = r600_cs_packet_next_reloc(p, &reloc);
1779 if (r) {
1780 DRM_ERROR("bad SET_RESOURCE\n");
1781 return -EINVAL;
1782 }
Alex Deucher1729dd32010-08-06 02:54:05 -04001783 base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Jerome Glisse721604a2012-01-05 22:11:05 -05001784 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Marek Olšáke70f2242011-10-25 01:38:45 +02001785 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1786 ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
1787 else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1788 ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1789 }
Jerome Glisse961fb592010-02-10 22:30:05 +00001790 texture = reloc->robj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001791 /* tex mip base */
1792 r = r600_cs_packet_next_reloc(p, &reloc);
1793 if (r) {
1794 DRM_ERROR("bad SET_RESOURCE\n");
1795 return -EINVAL;
1796 }
Alex Deucher1729dd32010-08-06 02:54:05 -04001797 mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Jerome Glisse961fb592010-02-10 22:30:05 +00001798 mipmap = reloc->robj;
1799 r = r600_check_texture_resource(p, idx+(i*7)+1,
Alex Deucher16790562010-11-14 20:24:35 -05001800 texture, mipmap,
1801 base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
1802 mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
1803 reloc->lobj.tiling_flags);
Jerome Glisse961fb592010-02-10 22:30:05 +00001804 if (r)
1805 return r;
Alex Deucher1729dd32010-08-06 02:54:05 -04001806 ib[idx+1+(i*7)+2] += base_offset;
1807 ib[idx+1+(i*7)+3] += mip_offset;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001808 break;
1809 case SQ_TEX_VTX_VALID_BUFFER:
Marek Olšák63330032012-03-19 03:09:37 +01001810 {
1811 uint64_t offset64;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001812 /* vtx base */
1813 r = r600_cs_packet_next_reloc(p, &reloc);
1814 if (r) {
1815 DRM_ERROR("bad SET_RESOURCE\n");
1816 return -EINVAL;
1817 }
Jerome Glisse961fb592010-02-10 22:30:05 +00001818 offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
Alex Deucher1729dd32010-08-06 02:54:05 -04001819 size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
Jerome Glisse961fb592010-02-10 22:30:05 +00001820 if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
1821 /* force size to size of the buffer */
Alex Deucher1729dd32010-08-06 02:54:05 -04001822 dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
1823 size + offset, radeon_bo_size(reloc->robj));
Marek Olšák63330032012-03-19 03:09:37 +01001824 ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj) - offset;
Jerome Glisse961fb592010-02-10 22:30:05 +00001825 }
Marek Olšák63330032012-03-19 03:09:37 +01001826
1827 offset64 = reloc->lobj.gpu_offset + offset;
1828 ib[idx+1+(i*8)+0] = offset64;
1829 ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
1830 (upper_32_bits(offset64) & 0xff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001831 break;
Marek Olšák63330032012-03-19 03:09:37 +01001832 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001833 case SQ_TEX_VTX_INVALID_TEXTURE:
1834 case SQ_TEX_VTX_INVALID_BUFFER:
1835 default:
1836 DRM_ERROR("bad SET_RESOURCE\n");
1837 return -EINVAL;
1838 }
1839 }
1840 break;
1841 case PACKET3_SET_ALU_CONST:
Alex Deucher5f77df32010-03-26 14:52:32 -04001842 if (track->sq_config & DX9_CONSTS) {
1843 start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
1844 end_reg = 4 * pkt->count + start_reg - 4;
1845 if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
1846 (start_reg >= PACKET3_SET_ALU_CONST_END) ||
1847 (end_reg >= PACKET3_SET_ALU_CONST_END)) {
1848 DRM_ERROR("bad SET_ALU_CONST\n");
1849 return -EINVAL;
1850 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001851 }
1852 break;
1853 case PACKET3_SET_BOOL_CONST:
Dave Airlieadea4792009-09-25 14:23:47 +10001854 start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001855 end_reg = 4 * pkt->count + start_reg - 4;
1856 if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
1857 (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
1858 (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
1859 DRM_ERROR("bad SET_BOOL_CONST\n");
1860 return -EINVAL;
1861 }
1862 break;
1863 case PACKET3_SET_LOOP_CONST:
Dave Airlieadea4792009-09-25 14:23:47 +10001864 start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001865 end_reg = 4 * pkt->count + start_reg - 4;
1866 if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
1867 (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
1868 (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
1869 DRM_ERROR("bad SET_LOOP_CONST\n");
1870 return -EINVAL;
1871 }
1872 break;
1873 case PACKET3_SET_CTL_CONST:
Dave Airlieadea4792009-09-25 14:23:47 +10001874 start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001875 end_reg = 4 * pkt->count + start_reg - 4;
1876 if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
1877 (start_reg >= PACKET3_SET_CTL_CONST_END) ||
1878 (end_reg >= PACKET3_SET_CTL_CONST_END)) {
1879 DRM_ERROR("bad SET_CTL_CONST\n");
1880 return -EINVAL;
1881 }
1882 break;
1883 case PACKET3_SET_SAMPLER:
1884 if (pkt->count % 3) {
1885 DRM_ERROR("bad SET_SAMPLER\n");
1886 return -EINVAL;
1887 }
Dave Airlieadea4792009-09-25 14:23:47 +10001888 start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001889 end_reg = 4 * pkt->count + start_reg - 4;
1890 if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
1891 (start_reg >= PACKET3_SET_SAMPLER_END) ||
1892 (end_reg >= PACKET3_SET_SAMPLER_END)) {
1893 DRM_ERROR("bad SET_SAMPLER\n");
1894 return -EINVAL;
1895 }
1896 break;
1897 case PACKET3_SURFACE_BASE_UPDATE:
1898 if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
1899 DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
1900 return -EINVAL;
1901 }
1902 if (pkt->count) {
1903 DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
1904 return -EINVAL;
1905 }
1906 break;
Marek Olšákdd220a02012-01-27 12:17:59 -05001907 case PACKET3_STRMOUT_BUFFER_UPDATE:
1908 if (pkt->count != 4) {
1909 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
1910 return -EINVAL;
1911 }
1912 /* Updating memory at DST_ADDRESS. */
1913 if (idx_value & 0x1) {
1914 u64 offset;
1915 r = r600_cs_packet_next_reloc(p, &reloc);
1916 if (r) {
1917 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
1918 return -EINVAL;
1919 }
1920 offset = radeon_get_ib_value(p, idx+1);
1921 offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
1922 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
1923 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
1924 offset + 4, radeon_bo_size(reloc->robj));
1925 return -EINVAL;
1926 }
Marek Olšák63330032012-03-19 03:09:37 +01001927 offset += reloc->lobj.gpu_offset;
1928 ib[idx+1] = offset;
1929 ib[idx+2] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05001930 }
1931 /* Reading data from SRC_ADDRESS. */
1932 if (((idx_value >> 1) & 0x3) == 2) {
1933 u64 offset;
1934 r = r600_cs_packet_next_reloc(p, &reloc);
1935 if (r) {
1936 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
1937 return -EINVAL;
1938 }
1939 offset = radeon_get_ib_value(p, idx+3);
1940 offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
1941 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
1942 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
1943 offset + 4, radeon_bo_size(reloc->robj));
1944 return -EINVAL;
1945 }
Marek Olšák63330032012-03-19 03:09:37 +01001946 offset += reloc->lobj.gpu_offset;
1947 ib[idx+3] = offset;
1948 ib[idx+4] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05001949 }
1950 break;
1951 case PACKET3_COPY_DW:
1952 if (pkt->count != 4) {
1953 DRM_ERROR("bad COPY_DW (invalid count)\n");
1954 return -EINVAL;
1955 }
1956 if (idx_value & 0x1) {
1957 u64 offset;
1958 /* SRC is memory. */
1959 r = r600_cs_packet_next_reloc(p, &reloc);
1960 if (r) {
1961 DRM_ERROR("bad COPY_DW (missing src reloc)\n");
1962 return -EINVAL;
1963 }
1964 offset = radeon_get_ib_value(p, idx+1);
1965 offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
1966 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
1967 DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
1968 offset + 4, radeon_bo_size(reloc->robj));
1969 return -EINVAL;
1970 }
Marek Olšák63330032012-03-19 03:09:37 +01001971 offset += reloc->lobj.gpu_offset;
1972 ib[idx+1] = offset;
1973 ib[idx+2] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05001974 } else {
1975 /* SRC is a reg. */
1976 reg = radeon_get_ib_value(p, idx+1) << 2;
1977 if (!r600_is_safe_reg(p, reg, idx+1))
1978 return -EINVAL;
1979 }
1980 if (idx_value & 0x2) {
1981 u64 offset;
1982 /* DST is memory. */
1983 r = r600_cs_packet_next_reloc(p, &reloc);
1984 if (r) {
1985 DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
1986 return -EINVAL;
1987 }
1988 offset = radeon_get_ib_value(p, idx+3);
1989 offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
1990 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
1991 DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
1992 offset + 4, radeon_bo_size(reloc->robj));
1993 return -EINVAL;
1994 }
Marek Olšák63330032012-03-19 03:09:37 +01001995 offset += reloc->lobj.gpu_offset;
1996 ib[idx+3] = offset;
1997 ib[idx+4] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05001998 } else {
1999 /* DST is a reg. */
2000 reg = radeon_get_ib_value(p, idx+3) << 2;
2001 if (!r600_is_safe_reg(p, reg, idx+3))
2002 return -EINVAL;
2003 }
2004 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002005 case PACKET3_NOP:
2006 break;
2007 default:
2008 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2009 return -EINVAL;
2010 }
2011 return 0;
2012}
2013
2014int r600_cs_parse(struct radeon_cs_parser *p)
2015{
2016 struct radeon_cs_packet pkt;
Jerome Glissec8c15ff2010-01-18 13:01:36 +01002017 struct r600_cs_track *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002018 int r;
2019
Jerome Glisse961fb592010-02-10 22:30:05 +00002020 if (p->track == NULL) {
2021 /* initialize tracker, we are in kms */
2022 track = kzalloc(sizeof(*track), GFP_KERNEL);
2023 if (track == NULL)
2024 return -ENOMEM;
2025 r600_cs_track_init(track);
2026 if (p->rdev->family < CHIP_RV770) {
2027 track->npipes = p->rdev->config.r600.tiling_npipes;
2028 track->nbanks = p->rdev->config.r600.tiling_nbanks;
2029 track->group_size = p->rdev->config.r600.tiling_group_size;
2030 } else if (p->rdev->family <= CHIP_RV740) {
2031 track->npipes = p->rdev->config.rv770.tiling_npipes;
2032 track->nbanks = p->rdev->config.rv770.tiling_nbanks;
2033 track->group_size = p->rdev->config.rv770.tiling_group_size;
2034 }
2035 p->track = track;
2036 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002037 do {
2038 r = r600_cs_packet_parse(p, &pkt, p->idx);
2039 if (r) {
Jerome Glisse7cb72ef2010-02-11 12:44:32 +01002040 kfree(p->track);
2041 p->track = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002042 return r;
2043 }
2044 p->idx += pkt.count + 2;
2045 switch (pkt.type) {
2046 case PACKET_TYPE0:
2047 r = r600_cs_parse_packet0(p, &pkt);
2048 break;
2049 case PACKET_TYPE2:
2050 break;
2051 case PACKET_TYPE3:
2052 r = r600_packet3_check(p, &pkt);
2053 break;
2054 default:
2055 DRM_ERROR("Unknown packet type %d !\n", pkt.type);
Jerome Glisse961fb592010-02-10 22:30:05 +00002056 kfree(p->track);
Jerome Glisse7cb72ef2010-02-11 12:44:32 +01002057 p->track = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002058 return -EINVAL;
2059 }
2060 if (r) {
Jerome Glisse961fb592010-02-10 22:30:05 +00002061 kfree(p->track);
Jerome Glisse7cb72ef2010-02-11 12:44:32 +01002062 p->track = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002063 return r;
2064 }
2065 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2066#if 0
2067 for (r = 0; r < p->ib->length_dw; r++) {
2068 printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
2069 mdelay(1);
2070 }
2071#endif
Jerome Glisse961fb592010-02-10 22:30:05 +00002072 kfree(p->track);
Jerome Glisse7cb72ef2010-02-11 12:44:32 +01002073 p->track = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002074 return 0;
2075}
2076
2077static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
2078{
2079 if (p->chunk_relocs_idx == -1) {
2080 return 0;
2081 }
Julia Lawalle265f39e2009-12-19 08:16:33 +01002082 p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002083 if (p->relocs == NULL) {
2084 return -ENOMEM;
2085 }
2086 return 0;
2087}
2088
2089/**
2090 * cs_parser_fini() - clean parser states
2091 * @parser: parser structure holding parsing context.
2092 * @error: error number
2093 *
2094 * If error is set than unvalidate buffer, otherwise just free memory
2095 * used by parsing context.
2096 **/
2097static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
2098{
2099 unsigned i;
2100
2101 kfree(parser->relocs);
2102 for (i = 0; i < parser->nchunks; i++) {
2103 kfree(parser->chunks[i].kdata);
Dave Airlie4c57edba2009-09-28 15:37:25 +10002104 kfree(parser->chunks[i].kpage[0]);
2105 kfree(parser->chunks[i].kpage[1]);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002106 }
2107 kfree(parser->chunks);
2108 kfree(parser->chunks_array);
2109}
2110
2111int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
2112 unsigned family, u32 *ib, int *l)
2113{
2114 struct radeon_cs_parser parser;
2115 struct radeon_cs_chunk *ib_chunk;
Jerome Glisse961fb592010-02-10 22:30:05 +00002116 struct radeon_ib fake_ib;
2117 struct r600_cs_track *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002118 int r;
2119
Jerome Glisse961fb592010-02-10 22:30:05 +00002120 /* initialize tracker */
2121 track = kzalloc(sizeof(*track), GFP_KERNEL);
2122 if (track == NULL)
2123 return -ENOMEM;
2124 r600_cs_track_init(track);
2125 r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002126 /* initialize parser */
2127 memset(&parser, 0, sizeof(struct radeon_cs_parser));
2128 parser.filp = filp;
Jerome Glissec8c15ff2010-01-18 13:01:36 +01002129 parser.dev = &dev->pdev->dev;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002130 parser.rdev = NULL;
2131 parser.family = family;
2132 parser.ib = &fake_ib;
Jerome Glisse961fb592010-02-10 22:30:05 +00002133 parser.track = track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002134 fake_ib.ptr = ib;
2135 r = radeon_cs_parser_init(&parser, data);
2136 if (r) {
2137 DRM_ERROR("Failed to initialize parser !\n");
2138 r600_cs_parser_fini(&parser, r);
2139 return r;
2140 }
2141 r = r600_cs_parser_relocs_legacy(&parser);
2142 if (r) {
2143 DRM_ERROR("Failed to parse relocation !\n");
2144 r600_cs_parser_fini(&parser, r);
2145 return r;
2146 }
2147 /* Copy the packet into the IB, the parser will read from the
2148 * input memory (cached) and write to the IB (which can be
2149 * uncached). */
2150 ib_chunk = &parser.chunks[parser.chunk_ib_idx];
2151 parser.ib->length_dw = ib_chunk->length_dw;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002152 *l = parser.ib->length_dw;
2153 r = r600_cs_parse(&parser);
2154 if (r) {
2155 DRM_ERROR("Invalid command stream !\n");
2156 r600_cs_parser_fini(&parser, r);
2157 return r;
2158 }
Dave Airlie513bcb42009-09-23 16:56:27 +10002159 r = radeon_cs_finish_pages(&parser);
2160 if (r) {
2161 DRM_ERROR("Invalid command stream !\n");
2162 r600_cs_parser_fini(&parser, r);
2163 return r;
2164 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002165 r600_cs_parser_fini(&parser, r);
2166 return r;
2167}
2168
2169void r600_cs_legacy_init(void)
2170{
2171 r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
2172}