blob: f2e919fcea36332018998bf11a2af810dcbb99fa [file] [log] [blame]
Russell King7bedaa52012-04-13 12:10:24 +01001/*
2 * OMAP DMAengine support
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8#include <linux/dmaengine.h>
9#include <linux/dma-mapping.h>
10#include <linux/err.h>
11#include <linux/init.h>
12#include <linux/interrupt.h>
13#include <linux/list.h>
14#include <linux/module.h>
15#include <linux/omap-dma.h>
16#include <linux/platform_device.h>
17#include <linux/slab.h>
18#include <linux/spinlock.h>
19
20#include "virt-dma.h"
21#include <plat/dma.h>
22
23struct omap_dmadev {
24 struct dma_device ddev;
25 spinlock_t lock;
26 struct tasklet_struct task;
27 struct list_head pending;
28};
29
30struct omap_chan {
31 struct virt_dma_chan vc;
32 struct list_head node;
33
34 struct dma_slave_config cfg;
35 unsigned dma_sig;
36
37 int dma_ch;
38 struct omap_desc *desc;
39 unsigned sgidx;
40};
41
42struct omap_sg {
43 dma_addr_t addr;
44 uint32_t en; /* number of elements (24-bit) */
45 uint32_t fn; /* number of frames (16-bit) */
46};
47
48struct omap_desc {
49 struct virt_dma_desc vd;
50 enum dma_transfer_direction dir;
51 dma_addr_t dev_addr;
52
Russell King7c836bc2012-06-18 16:45:19 +010053 int16_t fi; /* for OMAP_DMA_SYNC_PACKET */
Russell King7bedaa52012-04-13 12:10:24 +010054 uint8_t es; /* OMAP_DMA_DATA_TYPE_xxx */
55 uint8_t sync_mode; /* OMAP_DMA_SYNC_xxx */
56 uint8_t sync_type; /* OMAP_DMA_xxx_SYNC* */
57 uint8_t periph_port; /* Peripheral port */
58
59 unsigned sglen;
60 struct omap_sg sg[0];
61};
62
63static const unsigned es_bytes[] = {
64 [OMAP_DMA_DATA_TYPE_S8] = 1,
65 [OMAP_DMA_DATA_TYPE_S16] = 2,
66 [OMAP_DMA_DATA_TYPE_S32] = 4,
67};
68
69static inline struct omap_dmadev *to_omap_dma_dev(struct dma_device *d)
70{
71 return container_of(d, struct omap_dmadev, ddev);
72}
73
74static inline struct omap_chan *to_omap_dma_chan(struct dma_chan *c)
75{
76 return container_of(c, struct omap_chan, vc.chan);
77}
78
79static inline struct omap_desc *to_omap_dma_desc(struct dma_async_tx_descriptor *t)
80{
81 return container_of(t, struct omap_desc, vd.tx);
82}
83
84static void omap_dma_desc_free(struct virt_dma_desc *vd)
85{
86 kfree(container_of(vd, struct omap_desc, vd));
87}
88
89static void omap_dma_start_sg(struct omap_chan *c, struct omap_desc *d,
90 unsigned idx)
91{
92 struct omap_sg *sg = d->sg + idx;
93
94 if (d->dir == DMA_DEV_TO_MEM)
95 omap_set_dma_dest_params(c->dma_ch, OMAP_DMA_PORT_EMIFF,
96 OMAP_DMA_AMODE_POST_INC, sg->addr, 0, 0);
97 else
98 omap_set_dma_src_params(c->dma_ch, OMAP_DMA_PORT_EMIFF,
99 OMAP_DMA_AMODE_POST_INC, sg->addr, 0, 0);
100
101 omap_set_dma_transfer_params(c->dma_ch, d->es, sg->en, sg->fn,
102 d->sync_mode, c->dma_sig, d->sync_type);
103
104 omap_start_dma(c->dma_ch);
105}
106
107static void omap_dma_start_desc(struct omap_chan *c)
108{
109 struct virt_dma_desc *vd = vchan_next_desc(&c->vc);
110 struct omap_desc *d;
111
112 if (!vd) {
113 c->desc = NULL;
114 return;
115 }
116
117 list_del(&vd->node);
118
119 c->desc = d = to_omap_dma_desc(&vd->tx);
120 c->sgidx = 0;
121
122 if (d->dir == DMA_DEV_TO_MEM)
123 omap_set_dma_src_params(c->dma_ch, d->periph_port,
Russell King7c836bc2012-06-18 16:45:19 +0100124 OMAP_DMA_AMODE_CONSTANT, d->dev_addr, 0, d->fi);
Russell King7bedaa52012-04-13 12:10:24 +0100125 else
126 omap_set_dma_dest_params(c->dma_ch, d->periph_port,
Russell King7c836bc2012-06-18 16:45:19 +0100127 OMAP_DMA_AMODE_CONSTANT, d->dev_addr, 0, d->fi);
Russell King7bedaa52012-04-13 12:10:24 +0100128
129 omap_dma_start_sg(c, d, 0);
130}
131
132static void omap_dma_callback(int ch, u16 status, void *data)
133{
134 struct omap_chan *c = data;
135 struct omap_desc *d;
136 unsigned long flags;
137
138 spin_lock_irqsave(&c->vc.lock, flags);
139 d = c->desc;
140 if (d) {
141 if (++c->sgidx < d->sglen) {
142 omap_dma_start_sg(c, d, c->sgidx);
143 } else {
144 omap_dma_start_desc(c);
145 vchan_cookie_complete(&d->vd);
146 }
147 }
148 spin_unlock_irqrestore(&c->vc.lock, flags);
149}
150
151/*
152 * This callback schedules all pending channels. We could be more
153 * clever here by postponing allocation of the real DMA channels to
154 * this point, and freeing them when our virtual channel becomes idle.
155 *
156 * We would then need to deal with 'all channels in-use'
157 */
158static void omap_dma_sched(unsigned long data)
159{
160 struct omap_dmadev *d = (struct omap_dmadev *)data;
161 LIST_HEAD(head);
162
163 spin_lock_irq(&d->lock);
164 list_splice_tail_init(&d->pending, &head);
165 spin_unlock_irq(&d->lock);
166
167 while (!list_empty(&head)) {
168 struct omap_chan *c = list_first_entry(&head,
169 struct omap_chan, node);
170
171 spin_lock_irq(&c->vc.lock);
172 list_del_init(&c->node);
173 omap_dma_start_desc(c);
174 spin_unlock_irq(&c->vc.lock);
175 }
176}
177
178static int omap_dma_alloc_chan_resources(struct dma_chan *chan)
179{
180 struct omap_chan *c = to_omap_dma_chan(chan);
181
182 dev_info(c->vc.chan.device->dev, "allocating channel for %u\n", c->dma_sig);
183
184 return omap_request_dma(c->dma_sig, "DMA engine",
185 omap_dma_callback, c, &c->dma_ch);
186}
187
188static void omap_dma_free_chan_resources(struct dma_chan *chan)
189{
190 struct omap_chan *c = to_omap_dma_chan(chan);
191
192 vchan_free_chan_resources(&c->vc);
193 omap_free_dma(c->dma_ch);
194
195 dev_info(c->vc.chan.device->dev, "freeing channel for %u\n", c->dma_sig);
196}
197
Russell King3850e222012-06-21 10:37:35 +0100198static size_t omap_dma_sg_size(struct omap_sg *sg)
199{
200 return sg->en * sg->fn;
201}
202
203static size_t omap_dma_desc_size(struct omap_desc *d)
204{
205 unsigned i;
206 size_t size;
207
208 for (size = i = 0; i < d->sglen; i++)
209 size += omap_dma_sg_size(&d->sg[i]);
210
211 return size * es_bytes[d->es];
212}
213
214static size_t omap_dma_desc_size_pos(struct omap_desc *d, dma_addr_t addr)
215{
216 unsigned i;
217 size_t size, es_size = es_bytes[d->es];
218
219 for (size = i = 0; i < d->sglen; i++) {
220 size_t this_size = omap_dma_sg_size(&d->sg[i]) * es_size;
221
222 if (size)
223 size += this_size;
224 else if (addr >= d->sg[i].addr &&
225 addr < d->sg[i].addr + this_size)
226 size += d->sg[i].addr + this_size - addr;
227 }
228 return size;
229}
230
Russell King7bedaa52012-04-13 12:10:24 +0100231static enum dma_status omap_dma_tx_status(struct dma_chan *chan,
232 dma_cookie_t cookie, struct dma_tx_state *txstate)
233{
Russell King3850e222012-06-21 10:37:35 +0100234 struct omap_chan *c = to_omap_dma_chan(chan);
235 struct virt_dma_desc *vd;
236 enum dma_status ret;
237 unsigned long flags;
238
239 ret = dma_cookie_status(chan, cookie, txstate);
240 if (ret == DMA_SUCCESS || !txstate)
241 return ret;
242
243 spin_lock_irqsave(&c->vc.lock, flags);
244 vd = vchan_find_desc(&c->vc, cookie);
245 if (vd) {
246 txstate->residue = omap_dma_desc_size(to_omap_dma_desc(&vd->tx));
247 } else if (c->desc && c->desc->vd.tx.cookie == cookie) {
248 struct omap_desc *d = c->desc;
249 dma_addr_t pos;
250
251 if (d->dir == DMA_MEM_TO_DEV)
252 pos = omap_get_dma_src_pos(c->dma_ch);
253 else if (d->dir == DMA_DEV_TO_MEM)
254 pos = omap_get_dma_dst_pos(c->dma_ch);
255 else
256 pos = 0;
257
258 txstate->residue = omap_dma_desc_size_pos(d, pos);
259 } else {
260 txstate->residue = 0;
261 }
262 spin_unlock_irqrestore(&c->vc.lock, flags);
263
264 return ret;
Russell King7bedaa52012-04-13 12:10:24 +0100265}
266
267static void omap_dma_issue_pending(struct dma_chan *chan)
268{
269 struct omap_chan *c = to_omap_dma_chan(chan);
270 unsigned long flags;
271
272 spin_lock_irqsave(&c->vc.lock, flags);
273 if (vchan_issue_pending(&c->vc) && !c->desc) {
274 struct omap_dmadev *d = to_omap_dma_dev(chan->device);
275 spin_lock(&d->lock);
276 if (list_empty(&c->node))
277 list_add_tail(&c->node, &d->pending);
278 spin_unlock(&d->lock);
279 tasklet_schedule(&d->task);
280 }
281 spin_unlock_irqrestore(&c->vc.lock, flags);
282}
283
284static struct dma_async_tx_descriptor *omap_dma_prep_slave_sg(
285 struct dma_chan *chan, struct scatterlist *sgl, unsigned sglen,
286 enum dma_transfer_direction dir, unsigned long tx_flags, void *context)
287{
288 struct omap_chan *c = to_omap_dma_chan(chan);
289 enum dma_slave_buswidth dev_width;
290 struct scatterlist *sgent;
291 struct omap_desc *d;
292 dma_addr_t dev_addr;
293 unsigned i, j = 0, es, en, frame_bytes, sync_type;
294 u32 burst;
295
296 if (dir == DMA_DEV_TO_MEM) {
297 dev_addr = c->cfg.src_addr;
298 dev_width = c->cfg.src_addr_width;
299 burst = c->cfg.src_maxburst;
300 sync_type = OMAP_DMA_SRC_SYNC;
301 } else if (dir == DMA_MEM_TO_DEV) {
302 dev_addr = c->cfg.dst_addr;
303 dev_width = c->cfg.dst_addr_width;
304 burst = c->cfg.dst_maxburst;
305 sync_type = OMAP_DMA_DST_SYNC;
306 } else {
307 dev_err(chan->device->dev, "%s: bad direction?\n", __func__);
308 return NULL;
309 }
310
311 /* Bus width translates to the element size (ES) */
312 switch (dev_width) {
313 case DMA_SLAVE_BUSWIDTH_1_BYTE:
314 es = OMAP_DMA_DATA_TYPE_S8;
315 break;
316 case DMA_SLAVE_BUSWIDTH_2_BYTES:
317 es = OMAP_DMA_DATA_TYPE_S16;
318 break;
319 case DMA_SLAVE_BUSWIDTH_4_BYTES:
320 es = OMAP_DMA_DATA_TYPE_S32;
321 break;
322 default: /* not reached */
323 return NULL;
324 }
325
326 /* Now allocate and setup the descriptor. */
327 d = kzalloc(sizeof(*d) + sglen * sizeof(d->sg[0]), GFP_ATOMIC);
328 if (!d)
329 return NULL;
330
331 d->dir = dir;
332 d->dev_addr = dev_addr;
333 d->es = es;
334 d->sync_mode = OMAP_DMA_SYNC_FRAME;
335 d->sync_type = sync_type;
336 d->periph_port = OMAP_DMA_PORT_TIPB;
337
338 /*
339 * Build our scatterlist entries: each contains the address,
340 * the number of elements (EN) in each frame, and the number of
341 * frames (FN). Number of bytes for this entry = ES * EN * FN.
342 *
343 * Burst size translates to number of elements with frame sync.
344 * Note: DMA engine defines burst to be the number of dev-width
345 * transfers.
346 */
347 en = burst;
348 frame_bytes = es_bytes[es] * en;
349 for_each_sg(sgl, sgent, sglen, i) {
350 d->sg[j].addr = sg_dma_address(sgent);
351 d->sg[j].en = en;
352 d->sg[j].fn = sg_dma_len(sgent) / frame_bytes;
353 j++;
354 }
355
356 d->sglen = j;
357
358 return vchan_tx_prep(&c->vc, &d->vd, tx_flags);
359}
360
361static int omap_dma_slave_config(struct omap_chan *c, struct dma_slave_config *cfg)
362{
363 if (cfg->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES ||
364 cfg->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES)
365 return -EINVAL;
366
367 memcpy(&c->cfg, cfg, sizeof(c->cfg));
368
369 return 0;
370}
371
372static int omap_dma_terminate_all(struct omap_chan *c)
373{
374 struct omap_dmadev *d = to_omap_dma_dev(c->vc.chan.device);
375 unsigned long flags;
376 LIST_HEAD(head);
377
378 spin_lock_irqsave(&c->vc.lock, flags);
379
380 /* Prevent this channel being scheduled */
381 spin_lock(&d->lock);
382 list_del_init(&c->node);
383 spin_unlock(&d->lock);
384
385 /*
386 * Stop DMA activity: we assume the callback will not be called
387 * after omap_stop_dma() returns (even if it does, it will see
388 * c->desc is NULL and exit.)
389 */
390 if (c->desc) {
391 c->desc = NULL;
392 omap_stop_dma(c->dma_ch);
393 }
394
395 vchan_get_all_descriptors(&c->vc, &head);
396 spin_unlock_irqrestore(&c->vc.lock, flags);
397 vchan_dma_desc_free_list(&c->vc, &head);
398
399 return 0;
400}
401
402static int omap_dma_pause(struct omap_chan *c)
403{
404 /* FIXME: not supported by platform private API */
405 return -EINVAL;
406}
407
408static int omap_dma_resume(struct omap_chan *c)
409{
410 /* FIXME: not supported by platform private API */
411 return -EINVAL;
412}
413
414static int omap_dma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
415 unsigned long arg)
416{
417 struct omap_chan *c = to_omap_dma_chan(chan);
418 int ret;
419
420 switch (cmd) {
421 case DMA_SLAVE_CONFIG:
422 ret = omap_dma_slave_config(c, (struct dma_slave_config *)arg);
423 break;
424
425 case DMA_TERMINATE_ALL:
426 ret = omap_dma_terminate_all(c);
427 break;
428
429 case DMA_PAUSE:
430 ret = omap_dma_pause(c);
431 break;
432
433 case DMA_RESUME:
434 ret = omap_dma_resume(c);
435 break;
436
437 default:
438 ret = -ENXIO;
439 break;
440 }
441
442 return ret;
443}
444
445static int omap_dma_chan_init(struct omap_dmadev *od, int dma_sig)
446{
447 struct omap_chan *c;
448
449 c = kzalloc(sizeof(*c), GFP_KERNEL);
450 if (!c)
451 return -ENOMEM;
452
453 c->dma_sig = dma_sig;
454 c->vc.desc_free = omap_dma_desc_free;
455 vchan_init(&c->vc, &od->ddev);
456 INIT_LIST_HEAD(&c->node);
457
458 od->ddev.chancnt++;
459
460 return 0;
461}
462
463static void omap_dma_free(struct omap_dmadev *od)
464{
465 tasklet_kill(&od->task);
466 while (!list_empty(&od->ddev.channels)) {
467 struct omap_chan *c = list_first_entry(&od->ddev.channels,
468 struct omap_chan, vc.chan.device_node);
469
470 list_del(&c->vc.chan.device_node);
471 tasklet_kill(&c->vc.task);
472 kfree(c);
473 }
474 kfree(od);
475}
476
477static int omap_dma_probe(struct platform_device *pdev)
478{
479 struct omap_dmadev *od;
480 int rc, i;
481
482 od = kzalloc(sizeof(*od), GFP_KERNEL);
483 if (!od)
484 return -ENOMEM;
485
486 dma_cap_set(DMA_SLAVE, od->ddev.cap_mask);
487 od->ddev.device_alloc_chan_resources = omap_dma_alloc_chan_resources;
488 od->ddev.device_free_chan_resources = omap_dma_free_chan_resources;
489 od->ddev.device_tx_status = omap_dma_tx_status;
490 od->ddev.device_issue_pending = omap_dma_issue_pending;
491 od->ddev.device_prep_slave_sg = omap_dma_prep_slave_sg;
492 od->ddev.device_control = omap_dma_control;
493 od->ddev.dev = &pdev->dev;
494 INIT_LIST_HEAD(&od->ddev.channels);
495 INIT_LIST_HEAD(&od->pending);
496 spin_lock_init(&od->lock);
497
498 tasklet_init(&od->task, omap_dma_sched, (unsigned long)od);
499
500 for (i = 0; i < 127; i++) {
501 rc = omap_dma_chan_init(od, i);
502 if (rc) {
503 omap_dma_free(od);
504 return rc;
505 }
506 }
507
508 rc = dma_async_device_register(&od->ddev);
509 if (rc) {
510 pr_warn("OMAP-DMA: failed to register slave DMA engine device: %d\n",
511 rc);
512 omap_dma_free(od);
513 } else {
514 platform_set_drvdata(pdev, od);
515 }
516
517 dev_info(&pdev->dev, "OMAP DMA engine driver\n");
518
519 return rc;
520}
521
522static int omap_dma_remove(struct platform_device *pdev)
523{
524 struct omap_dmadev *od = platform_get_drvdata(pdev);
525
526 dma_async_device_unregister(&od->ddev);
527 omap_dma_free(od);
528
529 return 0;
530}
531
532static struct platform_driver omap_dma_driver = {
533 .probe = omap_dma_probe,
534 .remove = omap_dma_remove,
535 .driver = {
536 .name = "omap-dma-engine",
537 .owner = THIS_MODULE,
538 },
539};
540
541bool omap_dma_filter_fn(struct dma_chan *chan, void *param)
542{
543 if (chan->device->dev->driver == &omap_dma_driver.driver) {
544 struct omap_chan *c = to_omap_dma_chan(chan);
545 unsigned req = *(unsigned *)param;
546
547 return req == c->dma_sig;
548 }
549 return false;
550}
551EXPORT_SYMBOL_GPL(omap_dma_filter_fn);
552
553static struct platform_device *pdev;
554
555static const struct platform_device_info omap_dma_dev_info = {
556 .name = "omap-dma-engine",
557 .id = -1,
558 .dma_mask = DMA_BIT_MASK(32),
559};
560
561static int omap_dma_init(void)
562{
563 int rc = platform_driver_register(&omap_dma_driver);
564
565 if (rc == 0) {
566 pdev = platform_device_register_full(&omap_dma_dev_info);
567 if (IS_ERR(pdev)) {
568 platform_driver_unregister(&omap_dma_driver);
569 rc = PTR_ERR(pdev);
570 }
571 }
572 return rc;
573}
574subsys_initcall(omap_dma_init);
575
576static void __exit omap_dma_exit(void)
577{
578 platform_device_unregister(pdev);
579 platform_driver_unregister(&omap_dma_driver);
580}
581module_exit(omap_dma_exit);
582
583MODULE_AUTHOR("Russell King");
584MODULE_LICENSE("GPL");