blob: e8d512a7592fa81c583e9c382536faadd7389d69 [file] [log] [blame]
Hans Verkuil1f8f5fa2006-03-25 09:20:28 -03001/*
Hans Verkuil6bd6dff2008-09-06 15:26:44 -03002 saa7115.h - definition for saa7111/3/4/5 inputs and frequency flags
Hans Verkuil1f8f5fa2006-03-25 09:20:28 -03003
4 Copyright (C) 2006 Hans Verkuil (hverkuil@xs4all.nl)
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
18 Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19*/
20
21#ifndef _SAA7115_H_
22#define _SAA7115_H_
23
Hans Verkuila0fc5882013-03-08 11:22:03 -030024/* s_routing inputs, outputs, and config */
25
Hans Verkuil6bd6dff2008-09-06 15:26:44 -030026/* SAA7111/3/4/5 HW inputs */
Hans Verkuil1f8f5fa2006-03-25 09:20:28 -030027#define SAA7115_COMPOSITE0 0
28#define SAA7115_COMPOSITE1 1
29#define SAA7115_COMPOSITE2 2
30#define SAA7115_COMPOSITE3 3
Hans Verkuil6bd6dff2008-09-06 15:26:44 -030031#define SAA7115_COMPOSITE4 4 /* not available for the saa7111/3 */
32#define SAA7115_COMPOSITE5 5 /* not available for the saa7111/3 */
Hans Verkuil1f8f5fa2006-03-25 09:20:28 -030033#define SAA7115_SVIDEO0 6
34#define SAA7115_SVIDEO1 7
35#define SAA7115_SVIDEO2 8
36#define SAA7115_SVIDEO3 9
37
Hans Verkuila0fc5882013-03-08 11:22:03 -030038/* outputs */
39#define SAA7115_IPORT_ON 1
40#define SAA7115_IPORT_OFF 0
41
42/* SAA7111 specific outputs. */
43#define SAA7111_VBI_BYPASS 2
44#define SAA7111_FMT_YUV422 0x00
45#define SAA7111_FMT_RGB 0x40
46#define SAA7111_FMT_CCIR 0x80
47#define SAA7111_FMT_YUV411 0xc0
48
49/* config flags */
50/* Register 0x85 should set bit 0 to 0 (it's 1 by default). This bit
51 * controls the IDQ signal polarity which is set to 'inverted' if the bit
52 * it 1 and to 'default' if it is 0. */
53#define SAA7115_IDQ_IS_DEFAULT (1 << 0)
54
55/* s_crystal_freq values and flags */
56
Hans Verkuilb7f82922006-04-02 12:50:42 -030057/* SAA7115 v4l2_crystal_freq frequency values */
58#define SAA7115_FREQ_32_11_MHZ 32110000 /* 32.11 MHz crystal, SAA7114/5 only */
59#define SAA7115_FREQ_24_576_MHZ 24576000 /* 24.576 MHz crystal */
60
61/* SAA7115 v4l2_crystal_freq audio clock control flags */
Hans Verkuil15890372013-03-11 03:47:25 -030062#define SAA7115_FREQ_FL_UCGC (1 << 0) /* SA 3A[7], UCGC, SAA7115 only */
63#define SAA7115_FREQ_FL_CGCDIV (1 << 1) /* SA 3A[6], CGCDIV, SAA7115 only */
64#define SAA7115_FREQ_FL_APLL (1 << 2) /* SA 3A[3], APLL, SAA7114/5 only */
65#define SAA7115_FREQ_FL_DOUBLE_ASCLK (1 << 3) /* SA 39, LRDIV, SAA7114/5 only */
Hans Verkuilb7f82922006-04-02 12:50:42 -030066
Jon Arne Jørgensen2ccf12a2013-08-03 09:19:37 -030067/* ===== SAA7113 Config enums ===== */
68
69/* Register 0x08 "Horizontal time constant" [Bit 3..4]:
70 * Should be set to "Fast Locking Mode" according to the datasheet,
71 * and that is the default setting in the gm7113c_init table.
72 * saa7113_init sets this value to "VTR Mode". */
73enum saa7113_r08_htc {
74 SAA7113_HTC_TV_MODE = 0x00,
75 SAA7113_HTC_VTR_MODE, /* Default for saa7113_init */
76 SAA7113_HTC_FAST_LOCKING_MODE = 0x03 /* Default for gm7113c_init */
77};
78
79/* Register 0x10 "Output format selection" [Bit 6..7]:
80 * Defaults to ITU_656 as specified in datasheet. */
81enum saa7113_r10_ofts {
82 SAA7113_OFTS_ITU_656 = 0x0, /* Default */
83 SAA7113_OFTS_VFLAG_BY_VREF,
84 SAA7113_OFTS_VFLAG_BY_DATA_TYPE
85};
86
87/* Register 0x12 "Output control" [Bit 0..3 Or Bit 4..7]:
88 * This is used to select what data is output on the RTS0 and RTS1 pins.
89 * RTS1 [Bit 4..7] Defaults to DOT_IN. (This value can not be set for RTS0)
90 * RTS0 [Bit 0..3] Defaults to VIPB in gm7113c_init as specified
91 * in the datasheet, but is set to HREF_HS in the saa7113_init table. */
92enum saa7113_r12_rts {
93 SAA7113_RTS_DOT_IN = 0, /* OBS: Only for RTS1 (Default RTS1) */
94 SAA7113_RTS_VIPB, /* Default RTS0 For gm7113c_init */
95 SAA7113_RTS_GPSW,
96 SAA7115_RTS_HL,
97 SAA7113_RTS_VL,
98 SAA7113_RTS_DL,
99 SAA7113_RTS_PLIN,
100 SAA7113_RTS_HREF_HS, /* Default RTS0 For saa7113_init */
101 SAA7113_RTS_HS,
102 SAA7113_RTS_HQ,
103 SAA7113_RTS_ODD,
104 SAA7113_RTS_VS,
105 SAA7113_RTS_V123,
106 SAA7113_RTS_VGATE,
107 SAA7113_RTS_VREF,
108 SAA7113_RTS_FID
109};
110
111struct saa7115_platform_data {
112 /* saa7113 only: Force the use of the gm7113c_init table,
113 * instead of the old saa7113_init table. */
114 bool saa7113_force_gm7113c_init;
115
116 /* SAA7113/GM7113C Specific configurations */
117 enum saa7113_r08_htc *saa7113_r08_htc; /* [R_08 - Bit 3..4] */
118
119 bool *saa7113_r10_vrln; /* [R_10 - Bit 3]
120 Disabled for gm7113c_init
121 Enabled for saa7113c_init */
122 enum saa7113_r10_ofts *saa7113_r10_ofts; /* [R_10 - Bit 6..7] */
123
124 enum saa7113_r12_rts *saa7113_r12_rts0; /* [R_12 - Bit 0..3] */
125 enum saa7113_r12_rts *saa7113_r12_rts1; /* [R_12 - Bit 4..7] */
126
127 bool *saa7113_r13_adlsb; /* [R_13 - Bit 7]
128 Default disabled */
129};
130
Hans Verkuil1f8f5fa2006-03-25 09:20:28 -0300131#endif
132