blob: ac2ea8a1bd650a60002a1e2d2f91b9bbc5e01737 [file] [log] [blame]
Zhiwu Song1cc2df92012-02-13 17:45:38 +08001/*
2 * SPI bus driver for CSR SiRFprimaII
3 *
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
5 *
6 * Licensed under GPLv2 or later.
7 */
8
9#include <linux/module.h>
10#include <linux/kernel.h>
11#include <linux/slab.h>
12#include <linux/clk.h>
13#include <linux/interrupt.h>
14#include <linux/io.h>
15#include <linux/of.h>
16#include <linux/bitops.h>
17#include <linux/err.h>
18#include <linux/platform_device.h>
19#include <linux/of_gpio.h>
20#include <linux/spi/spi.h>
21#include <linux/spi/spi_bitbang.h>
Zhiwu Song1cc2df92012-02-13 17:45:38 +080022
23#define DRIVER_NAME "sirfsoc_spi"
24
25#define SIRFSOC_SPI_CTRL 0x0000
26#define SIRFSOC_SPI_CMD 0x0004
27#define SIRFSOC_SPI_TX_RX_EN 0x0008
28#define SIRFSOC_SPI_INT_EN 0x000C
29#define SIRFSOC_SPI_INT_STATUS 0x0010
30#define SIRFSOC_SPI_TX_DMA_IO_CTRL 0x0100
31#define SIRFSOC_SPI_TX_DMA_IO_LEN 0x0104
32#define SIRFSOC_SPI_TXFIFO_CTRL 0x0108
33#define SIRFSOC_SPI_TXFIFO_LEVEL_CHK 0x010C
34#define SIRFSOC_SPI_TXFIFO_OP 0x0110
35#define SIRFSOC_SPI_TXFIFO_STATUS 0x0114
36#define SIRFSOC_SPI_TXFIFO_DATA 0x0118
37#define SIRFSOC_SPI_RX_DMA_IO_CTRL 0x0120
38#define SIRFSOC_SPI_RX_DMA_IO_LEN 0x0124
39#define SIRFSOC_SPI_RXFIFO_CTRL 0x0128
40#define SIRFSOC_SPI_RXFIFO_LEVEL_CHK 0x012C
41#define SIRFSOC_SPI_RXFIFO_OP 0x0130
42#define SIRFSOC_SPI_RXFIFO_STATUS 0x0134
43#define SIRFSOC_SPI_RXFIFO_DATA 0x0138
44#define SIRFSOC_SPI_DUMMY_DELAY_CTL 0x0144
45
46/* SPI CTRL register defines */
47#define SIRFSOC_SPI_SLV_MODE BIT(16)
48#define SIRFSOC_SPI_CMD_MODE BIT(17)
49#define SIRFSOC_SPI_CS_IO_OUT BIT(18)
50#define SIRFSOC_SPI_CS_IO_MODE BIT(19)
51#define SIRFSOC_SPI_CLK_IDLE_STAT BIT(20)
52#define SIRFSOC_SPI_CS_IDLE_STAT BIT(21)
53#define SIRFSOC_SPI_TRAN_MSB BIT(22)
54#define SIRFSOC_SPI_DRV_POS_EDGE BIT(23)
55#define SIRFSOC_SPI_CS_HOLD_TIME BIT(24)
56#define SIRFSOC_SPI_CLK_SAMPLE_MODE BIT(25)
57#define SIRFSOC_SPI_TRAN_DAT_FORMAT_8 (0 << 26)
58#define SIRFSOC_SPI_TRAN_DAT_FORMAT_12 (1 << 26)
59#define SIRFSOC_SPI_TRAN_DAT_FORMAT_16 (2 << 26)
60#define SIRFSOC_SPI_TRAN_DAT_FORMAT_32 (3 << 26)
61#define SIRFSOC_SPI_CMD_BYTE_NUM(x) ((x & 3) << 28)
62#define SIRFSOC_SPI_ENA_AUTO_CLR BIT(30)
63#define SIRFSOC_SPI_MUL_DAT_MODE BIT(31)
64
65/* Interrupt Enable */
66#define SIRFSOC_SPI_RX_DONE_INT_EN BIT(0)
67#define SIRFSOC_SPI_TX_DONE_INT_EN BIT(1)
68#define SIRFSOC_SPI_RX_OFLOW_INT_EN BIT(2)
69#define SIRFSOC_SPI_TX_UFLOW_INT_EN BIT(3)
70#define SIRFSOC_SPI_RX_IO_DMA_INT_EN BIT(4)
71#define SIRFSOC_SPI_TX_IO_DMA_INT_EN BIT(5)
72#define SIRFSOC_SPI_RXFIFO_FULL_INT_EN BIT(6)
73#define SIRFSOC_SPI_TXFIFO_EMPTY_INT_EN BIT(7)
74#define SIRFSOC_SPI_RXFIFO_THD_INT_EN BIT(8)
75#define SIRFSOC_SPI_TXFIFO_THD_INT_EN BIT(9)
76#define SIRFSOC_SPI_FRM_END_INT_EN BIT(10)
77
78#define SIRFSOC_SPI_INT_MASK_ALL 0x1FFF
79
80/* Interrupt status */
81#define SIRFSOC_SPI_RX_DONE BIT(0)
82#define SIRFSOC_SPI_TX_DONE BIT(1)
83#define SIRFSOC_SPI_RX_OFLOW BIT(2)
84#define SIRFSOC_SPI_TX_UFLOW BIT(3)
85#define SIRFSOC_SPI_RX_FIFO_FULL BIT(6)
86#define SIRFSOC_SPI_TXFIFO_EMPTY BIT(7)
87#define SIRFSOC_SPI_RXFIFO_THD_REACH BIT(8)
88#define SIRFSOC_SPI_TXFIFO_THD_REACH BIT(9)
89#define SIRFSOC_SPI_FRM_END BIT(10)
90
91/* TX RX enable */
92#define SIRFSOC_SPI_RX_EN BIT(0)
93#define SIRFSOC_SPI_TX_EN BIT(1)
94#define SIRFSOC_SPI_CMD_TX_EN BIT(2)
95
96#define SIRFSOC_SPI_IO_MODE_SEL BIT(0)
97#define SIRFSOC_SPI_RX_DMA_FLUSH BIT(2)
98
99/* FIFO OPs */
100#define SIRFSOC_SPI_FIFO_RESET BIT(0)
101#define SIRFSOC_SPI_FIFO_START BIT(1)
102
103/* FIFO CTRL */
104#define SIRFSOC_SPI_FIFO_WIDTH_BYTE (0 << 0)
105#define SIRFSOC_SPI_FIFO_WIDTH_WORD (1 << 0)
106#define SIRFSOC_SPI_FIFO_WIDTH_DWORD (2 << 0)
107
108/* FIFO Status */
109#define SIRFSOC_SPI_FIFO_LEVEL_MASK 0xFF
110#define SIRFSOC_SPI_FIFO_FULL BIT(8)
111#define SIRFSOC_SPI_FIFO_EMPTY BIT(9)
112
113/* 256 bytes rx/tx FIFO */
114#define SIRFSOC_SPI_FIFO_SIZE 256
115#define SIRFSOC_SPI_DAT_FRM_LEN_MAX (64 * 1024)
116
117#define SIRFSOC_SPI_FIFO_SC(x) ((x) & 0x3F)
118#define SIRFSOC_SPI_FIFO_LC(x) (((x) & 0x3F) << 10)
119#define SIRFSOC_SPI_FIFO_HC(x) (((x) & 0x3F) << 20)
120#define SIRFSOC_SPI_FIFO_THD(x) (((x) & 0xFF) << 2)
121
122struct sirfsoc_spi {
123 struct spi_bitbang bitbang;
124 struct completion done;
125
126 void __iomem *base;
127 u32 ctrl_freq; /* SPI controller clock speed */
128 struct clk *clk;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800129
130 /* rx & tx bufs from the spi_transfer */
131 const void *tx;
132 void *rx;
133
134 /* place received word into rx buffer */
135 void (*rx_word) (struct sirfsoc_spi *);
136 /* get word from tx buffer for sending */
137 void (*tx_word) (struct sirfsoc_spi *);
138
139 /* number of words left to be tranmitted/received */
140 unsigned int left_tx_cnt;
141 unsigned int left_rx_cnt;
142
143 /* tasklet to push tx msg into FIFO */
144 struct tasklet_struct tasklet_tx;
145
146 int chipselect[0];
147};
148
149static void spi_sirfsoc_rx_word_u8(struct sirfsoc_spi *sspi)
150{
151 u32 data;
152 u8 *rx = sspi->rx;
153
154 data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA);
155
156 if (rx) {
157 *rx++ = (u8) data;
158 sspi->rx = rx;
159 }
160
161 sspi->left_rx_cnt--;
162}
163
164static void spi_sirfsoc_tx_word_u8(struct sirfsoc_spi *sspi)
165{
166 u32 data = 0;
167 const u8 *tx = sspi->tx;
168
169 if (tx) {
170 data = *tx++;
171 sspi->tx = tx;
172 }
173
174 writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA);
175 sspi->left_tx_cnt--;
176}
177
178static void spi_sirfsoc_rx_word_u16(struct sirfsoc_spi *sspi)
179{
180 u32 data;
181 u16 *rx = sspi->rx;
182
183 data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA);
184
185 if (rx) {
186 *rx++ = (u16) data;
187 sspi->rx = rx;
188 }
189
190 sspi->left_rx_cnt--;
191}
192
193static void spi_sirfsoc_tx_word_u16(struct sirfsoc_spi *sspi)
194{
195 u32 data = 0;
196 const u16 *tx = sspi->tx;
197
198 if (tx) {
199 data = *tx++;
200 sspi->tx = tx;
201 }
202
203 writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA);
204 sspi->left_tx_cnt--;
205}
206
207static void spi_sirfsoc_rx_word_u32(struct sirfsoc_spi *sspi)
208{
209 u32 data;
210 u32 *rx = sspi->rx;
211
212 data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA);
213
214 if (rx) {
215 *rx++ = (u32) data;
216 sspi->rx = rx;
217 }
218
219 sspi->left_rx_cnt--;
220
221}
222
223static void spi_sirfsoc_tx_word_u32(struct sirfsoc_spi *sspi)
224{
225 u32 data = 0;
226 const u32 *tx = sspi->tx;
227
228 if (tx) {
229 data = *tx++;
230 sspi->tx = tx;
231 }
232
233 writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA);
234 sspi->left_tx_cnt--;
235}
236
237static void spi_sirfsoc_tasklet_tx(unsigned long arg)
238{
239 struct sirfsoc_spi *sspi = (struct sirfsoc_spi *)arg;
240
241 /* Fill Tx FIFO while there are left words to be transmitted */
242 while (!((readl(sspi->base + SIRFSOC_SPI_TXFIFO_STATUS) &
243 SIRFSOC_SPI_FIFO_FULL)) &&
244 sspi->left_tx_cnt)
245 sspi->tx_word(sspi);
246}
247
248static irqreturn_t spi_sirfsoc_irq(int irq, void *dev_id)
249{
250 struct sirfsoc_spi *sspi = dev_id;
251 u32 spi_stat = readl(sspi->base + SIRFSOC_SPI_INT_STATUS);
252
253 writel(spi_stat, sspi->base + SIRFSOC_SPI_INT_STATUS);
254
255 /* Error Conditions */
256 if (spi_stat & SIRFSOC_SPI_RX_OFLOW ||
257 spi_stat & SIRFSOC_SPI_TX_UFLOW) {
258 complete(&sspi->done);
259 writel(0x0, sspi->base + SIRFSOC_SPI_INT_EN);
260 }
261
262 if (spi_stat & SIRFSOC_SPI_FRM_END) {
263 while (!((readl(sspi->base + SIRFSOC_SPI_RXFIFO_STATUS)
264 & SIRFSOC_SPI_FIFO_EMPTY)) &&
265 sspi->left_rx_cnt)
266 sspi->rx_word(sspi);
267
268 /* Received all words */
269 if ((sspi->left_rx_cnt == 0) && (sspi->left_tx_cnt == 0)) {
270 complete(&sspi->done);
271 writel(0x0, sspi->base + SIRFSOC_SPI_INT_EN);
272 }
273 }
274
275 if (spi_stat & SIRFSOC_SPI_RXFIFO_THD_REACH ||
276 spi_stat & SIRFSOC_SPI_TXFIFO_THD_REACH ||
277 spi_stat & SIRFSOC_SPI_RX_FIFO_FULL ||
278 spi_stat & SIRFSOC_SPI_TXFIFO_EMPTY)
279 tasklet_schedule(&sspi->tasklet_tx);
280
281 return IRQ_HANDLED;
282}
283
284static int spi_sirfsoc_transfer(struct spi_device *spi, struct spi_transfer *t)
285{
286 struct sirfsoc_spi *sspi;
287 int timeout = t->len * 10;
288 sspi = spi_master_get_devdata(spi->master);
289
290 sspi->tx = t->tx_buf;
291 sspi->rx = t->rx_buf;
292 sspi->left_tx_cnt = sspi->left_rx_cnt = t->len;
293 INIT_COMPLETION(sspi->done);
294
295 writel(SIRFSOC_SPI_INT_MASK_ALL, sspi->base + SIRFSOC_SPI_INT_STATUS);
296
297 if (t->len == 1) {
298 writel(readl(sspi->base + SIRFSOC_SPI_CTRL) |
299 SIRFSOC_SPI_ENA_AUTO_CLR,
300 sspi->base + SIRFSOC_SPI_CTRL);
301 writel(0, sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN);
302 writel(0, sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN);
303 } else if ((t->len > 1) && (t->len < SIRFSOC_SPI_DAT_FRM_LEN_MAX)) {
304 writel(readl(sspi->base + SIRFSOC_SPI_CTRL) |
305 SIRFSOC_SPI_MUL_DAT_MODE |
306 SIRFSOC_SPI_ENA_AUTO_CLR,
307 sspi->base + SIRFSOC_SPI_CTRL);
308 writel(t->len - 1, sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN);
309 writel(t->len - 1, sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN);
310 } else {
311 writel(readl(sspi->base + SIRFSOC_SPI_CTRL),
312 sspi->base + SIRFSOC_SPI_CTRL);
313 writel(0, sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN);
314 writel(0, sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN);
315 }
316
317 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
318 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
319 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
320 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
321
322 /* Send the first word to trigger the whole tx/rx process */
323 sspi->tx_word(sspi);
324
325 writel(SIRFSOC_SPI_RX_OFLOW_INT_EN | SIRFSOC_SPI_TX_UFLOW_INT_EN |
326 SIRFSOC_SPI_RXFIFO_THD_INT_EN | SIRFSOC_SPI_TXFIFO_THD_INT_EN |
327 SIRFSOC_SPI_FRM_END_INT_EN | SIRFSOC_SPI_RXFIFO_FULL_INT_EN |
328 SIRFSOC_SPI_TXFIFO_EMPTY_INT_EN, sspi->base + SIRFSOC_SPI_INT_EN);
329 writel(SIRFSOC_SPI_RX_EN | SIRFSOC_SPI_TX_EN, sspi->base + SIRFSOC_SPI_TX_RX_EN);
330
331 if (wait_for_completion_timeout(&sspi->done, timeout) == 0)
332 dev_err(&spi->dev, "transfer timeout\n");
333
334 /* TX, RX FIFO stop */
335 writel(0, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
336 writel(0, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
337 writel(0, sspi->base + SIRFSOC_SPI_TX_RX_EN);
338 writel(0, sspi->base + SIRFSOC_SPI_INT_EN);
339
340 return t->len - sspi->left_rx_cnt;
341}
342
343static void spi_sirfsoc_chipselect(struct spi_device *spi, int value)
344{
345 struct sirfsoc_spi *sspi = spi_master_get_devdata(spi->master);
346
347 if (sspi->chipselect[spi->chip_select] == 0) {
348 u32 regval = readl(sspi->base + SIRFSOC_SPI_CTRL);
349 regval |= SIRFSOC_SPI_CS_IO_OUT;
350 switch (value) {
351 case BITBANG_CS_ACTIVE:
352 if (spi->mode & SPI_CS_HIGH)
353 regval |= SIRFSOC_SPI_CS_IO_OUT;
354 else
355 regval &= ~SIRFSOC_SPI_CS_IO_OUT;
356 break;
357 case BITBANG_CS_INACTIVE:
358 if (spi->mode & SPI_CS_HIGH)
359 regval &= ~SIRFSOC_SPI_CS_IO_OUT;
360 else
361 regval |= SIRFSOC_SPI_CS_IO_OUT;
362 break;
363 }
364 writel(regval, sspi->base + SIRFSOC_SPI_CTRL);
365 } else {
366 int gpio = sspi->chipselect[spi->chip_select];
367 gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
368 }
369}
370
371static int
372spi_sirfsoc_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
373{
374 struct sirfsoc_spi *sspi;
375 u8 bits_per_word = 0;
376 int hz = 0;
377 u32 regval;
378 u32 txfifo_ctrl, rxfifo_ctrl;
379 u32 fifo_size = SIRFSOC_SPI_FIFO_SIZE / 4;
380
381 sspi = spi_master_get_devdata(spi->master);
382
Laxman Dewangan766ed702012-12-18 14:25:43 +0530383 bits_per_word = (t) ? t->bits_per_word : spi->bits_per_word;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800384 hz = t && t->speed_hz ? t->speed_hz : spi->max_speed_hz;
385
386 /* Enable IO mode for RX, TX */
387 writel(SIRFSOC_SPI_IO_MODE_SEL, sspi->base + SIRFSOC_SPI_TX_DMA_IO_CTRL);
388 writel(SIRFSOC_SPI_IO_MODE_SEL, sspi->base + SIRFSOC_SPI_RX_DMA_IO_CTRL);
389 regval = (sspi->ctrl_freq / (2 * hz)) - 1;
390
391 if (regval > 0xFFFF || regval < 0) {
392 dev_err(&spi->dev, "Speed %d not supported\n", hz);
393 return -EINVAL;
394 }
395
396 switch (bits_per_word) {
397 case 8:
398 regval |= SIRFSOC_SPI_TRAN_DAT_FORMAT_8;
399 sspi->rx_word = spi_sirfsoc_rx_word_u8;
400 sspi->tx_word = spi_sirfsoc_tx_word_u8;
401 txfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) |
402 SIRFSOC_SPI_FIFO_WIDTH_BYTE;
403 rxfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) |
404 SIRFSOC_SPI_FIFO_WIDTH_BYTE;
405 break;
406 case 12:
407 case 16:
408 regval |= (bits_per_word == 12) ? SIRFSOC_SPI_TRAN_DAT_FORMAT_12 :
409 SIRFSOC_SPI_TRAN_DAT_FORMAT_16;
410 sspi->rx_word = spi_sirfsoc_rx_word_u16;
411 sspi->tx_word = spi_sirfsoc_tx_word_u16;
412 txfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) |
413 SIRFSOC_SPI_FIFO_WIDTH_WORD;
414 rxfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) |
415 SIRFSOC_SPI_FIFO_WIDTH_WORD;
416 break;
417 case 32:
418 regval |= SIRFSOC_SPI_TRAN_DAT_FORMAT_32;
419 sspi->rx_word = spi_sirfsoc_rx_word_u32;
420 sspi->tx_word = spi_sirfsoc_tx_word_u32;
421 txfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) |
422 SIRFSOC_SPI_FIFO_WIDTH_DWORD;
423 rxfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) |
424 SIRFSOC_SPI_FIFO_WIDTH_DWORD;
425 break;
426 default:
427 dev_err(&spi->dev, "Bits per word %d not supported\n",
428 bits_per_word);
429 return -EINVAL;
430 }
431
432 if (!(spi->mode & SPI_CS_HIGH))
433 regval |= SIRFSOC_SPI_CS_IDLE_STAT;
434 if (!(spi->mode & SPI_LSB_FIRST))
435 regval |= SIRFSOC_SPI_TRAN_MSB;
436 if (spi->mode & SPI_CPOL)
437 regval |= SIRFSOC_SPI_CLK_IDLE_STAT;
438
439 /*
440 * Data should be driven at least 1/2 cycle before the fetch edge to make
441 * sure that data gets stable at the fetch edge.
442 */
443 if (((spi->mode & SPI_CPOL) && (spi->mode & SPI_CPHA)) ||
444 (!(spi->mode & SPI_CPOL) && !(spi->mode & SPI_CPHA)))
445 regval &= ~SIRFSOC_SPI_DRV_POS_EDGE;
446 else
447 regval |= SIRFSOC_SPI_DRV_POS_EDGE;
448
449 writel(SIRFSOC_SPI_FIFO_SC(fifo_size - 2) |
450 SIRFSOC_SPI_FIFO_LC(fifo_size / 2) |
451 SIRFSOC_SPI_FIFO_HC(2),
452 sspi->base + SIRFSOC_SPI_TXFIFO_LEVEL_CHK);
453 writel(SIRFSOC_SPI_FIFO_SC(2) |
454 SIRFSOC_SPI_FIFO_LC(fifo_size / 2) |
455 SIRFSOC_SPI_FIFO_HC(fifo_size - 2),
456 sspi->base + SIRFSOC_SPI_RXFIFO_LEVEL_CHK);
457 writel(txfifo_ctrl, sspi->base + SIRFSOC_SPI_TXFIFO_CTRL);
458 writel(rxfifo_ctrl, sspi->base + SIRFSOC_SPI_RXFIFO_CTRL);
459
460 writel(regval, sspi->base + SIRFSOC_SPI_CTRL);
461 return 0;
462}
463
464static int spi_sirfsoc_setup(struct spi_device *spi)
465{
466 struct sirfsoc_spi *sspi;
467
468 if (!spi->max_speed_hz)
469 return -EINVAL;
470
471 sspi = spi_master_get_devdata(spi->master);
472
473 if (!spi->bits_per_word)
474 spi->bits_per_word = 8;
475
476 return spi_sirfsoc_setup_transfer(spi, NULL);
477}
478
Grant Likelyfd4a3192012-12-07 16:57:14 +0000479static int spi_sirfsoc_probe(struct platform_device *pdev)
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800480{
481 struct sirfsoc_spi *sspi;
482 struct spi_master *master;
483 struct resource *mem_res;
484 int num_cs, cs_gpio, irq;
485 int i;
486 int ret;
487
488 ret = of_property_read_u32(pdev->dev.of_node,
489 "sirf,spi-num-chipselects", &num_cs);
490 if (ret < 0) {
491 dev_err(&pdev->dev, "Unable to get chip select number\n");
492 goto err_cs;
493 }
494
495 master = spi_alloc_master(&pdev->dev, sizeof(*sspi) + sizeof(int) * num_cs);
496 if (!master) {
497 dev_err(&pdev->dev, "Unable to allocate SPI master\n");
498 return -ENOMEM;
499 }
500 platform_set_drvdata(pdev, master);
501 sspi = spi_master_get_devdata(master);
502
503 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
504 if (!mem_res) {
505 dev_err(&pdev->dev, "Unable to get IO resource\n");
506 ret = -ENODEV;
507 goto free_master;
508 }
509 master->num_chipselect = num_cs;
510
511 for (i = 0; i < master->num_chipselect; i++) {
512 cs_gpio = of_get_named_gpio(pdev->dev.of_node, "cs-gpios", i);
513 if (cs_gpio < 0) {
514 dev_err(&pdev->dev, "can't get cs gpio from DT\n");
515 ret = -ENODEV;
516 goto free_master;
517 }
518
519 sspi->chipselect[i] = cs_gpio;
520 if (cs_gpio == 0)
521 continue; /* use cs from spi controller */
522
523 ret = gpio_request(cs_gpio, DRIVER_NAME);
524 if (ret) {
525 while (i > 0) {
526 i--;
527 if (sspi->chipselect[i] > 0)
528 gpio_free(sspi->chipselect[i]);
529 }
530 dev_err(&pdev->dev, "fail to request cs gpios\n");
531 goto free_master;
532 }
533 }
534
Thierry Redingb0ee5602013-01-21 11:09:18 +0100535 sspi->base = devm_ioremap_resource(&pdev->dev, mem_res);
536 if (IS_ERR(sspi->base)) {
537 ret = PTR_ERR(sspi->base);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800538 goto free_master;
539 }
540
541 irq = platform_get_irq(pdev, 0);
542 if (irq < 0) {
543 ret = -ENXIO;
544 goto free_master;
545 }
546 ret = devm_request_irq(&pdev->dev, irq, spi_sirfsoc_irq, 0,
547 DRIVER_NAME, sspi);
548 if (ret)
549 goto free_master;
550
551 sspi->bitbang.master = spi_master_get(master);
552 sspi->bitbang.chipselect = spi_sirfsoc_chipselect;
553 sspi->bitbang.setup_transfer = spi_sirfsoc_setup_transfer;
554 sspi->bitbang.txrx_bufs = spi_sirfsoc_transfer;
555 sspi->bitbang.master->setup = spi_sirfsoc_setup;
556 master->bus_num = pdev->id;
557 sspi->bitbang.master->dev.of_node = pdev->dev.of_node;
558
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800559 sspi->clk = clk_get(&pdev->dev, NULL);
560 if (IS_ERR(sspi->clk)) {
561 ret = -EINVAL;
Mark Brownde1f9f22013-05-06 20:29:58 +0100562 goto free_master;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800563 }
Barry Songe5118cd2012-12-26 10:48:33 +0800564 clk_prepare_enable(sspi->clk);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800565 sspi->ctrl_freq = clk_get_rate(sspi->clk);
566
567 init_completion(&sspi->done);
568
569 tasklet_init(&sspi->tasklet_tx, spi_sirfsoc_tasklet_tx,
570 (unsigned long)sspi);
571
572 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
573 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
574 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
575 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
576 /* We are not using dummy delay between command and data */
577 writel(0, sspi->base + SIRFSOC_SPI_DUMMY_DELAY_CTL);
578
579 ret = spi_bitbang_start(&sspi->bitbang);
580 if (ret)
581 goto free_clk;
582
583 dev_info(&pdev->dev, "registerred, bus number = %d\n", master->bus_num);
584
585 return 0;
586
587free_clk:
Barry Songe5118cd2012-12-26 10:48:33 +0800588 clk_disable_unprepare(sspi->clk);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800589 clk_put(sspi->clk);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800590free_master:
591 spi_master_put(master);
592err_cs:
593 return ret;
594}
595
Grant Likelyfd4a3192012-12-07 16:57:14 +0000596static int spi_sirfsoc_remove(struct platform_device *pdev)
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800597{
598 struct spi_master *master;
599 struct sirfsoc_spi *sspi;
600 int i;
601
602 master = platform_get_drvdata(pdev);
603 sspi = spi_master_get_devdata(master);
604
605 spi_bitbang_stop(&sspi->bitbang);
606 for (i = 0; i < master->num_chipselect; i++) {
607 if (sspi->chipselect[i] > 0)
608 gpio_free(sspi->chipselect[i]);
609 }
Barry Songe5118cd2012-12-26 10:48:33 +0800610 clk_disable_unprepare(sspi->clk);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800611 clk_put(sspi->clk);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800612 spi_master_put(master);
613 return 0;
614}
615
616#ifdef CONFIG_PM
617static int spi_sirfsoc_suspend(struct device *dev)
618{
619 struct platform_device *pdev = to_platform_device(dev);
620 struct spi_master *master = platform_get_drvdata(pdev);
621 struct sirfsoc_spi *sspi = spi_master_get_devdata(master);
622
623 clk_disable(sspi->clk);
624 return 0;
625}
626
627static int spi_sirfsoc_resume(struct device *dev)
628{
629 struct platform_device *pdev = to_platform_device(dev);
630 struct spi_master *master = platform_get_drvdata(pdev);
631 struct sirfsoc_spi *sspi = spi_master_get_devdata(master);
632
633 clk_enable(sspi->clk);
634 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
635 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
636 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
637 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
638
639 return 0;
640}
641
642static const struct dev_pm_ops spi_sirfsoc_pm_ops = {
643 .suspend = spi_sirfsoc_suspend,
644 .resume = spi_sirfsoc_resume,
645};
646#endif
647
648static const struct of_device_id spi_sirfsoc_of_match[] = {
649 { .compatible = "sirf,prima2-spi", },
Barry Songf3b8a8e2012-12-26 10:48:34 +0800650 { .compatible = "sirf,marco-spi", },
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800651 {}
652};
Arnd Bergmann3af4ed72013-04-23 18:30:41 +0200653MODULE_DEVICE_TABLE(of, spi_sirfsoc_of_match);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800654
655static struct platform_driver spi_sirfsoc_driver = {
656 .driver = {
657 .name = DRIVER_NAME,
658 .owner = THIS_MODULE,
659#ifdef CONFIG_PM
660 .pm = &spi_sirfsoc_pm_ops,
661#endif
662 .of_match_table = spi_sirfsoc_of_match,
663 },
664 .probe = spi_sirfsoc_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000665 .remove = spi_sirfsoc_remove,
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800666};
667module_platform_driver(spi_sirfsoc_driver);
668
669MODULE_DESCRIPTION("SiRF SoC SPI master driver");
670MODULE_AUTHOR("Zhiwu Song <Zhiwu.Song@csr.com>, "
671 "Barry Song <Baohua.Song@csr.com>");
672MODULE_LICENSE("GPL v2");