blob: 25003c408c92896d14cb6fae28dd8ef0fad78ee4 [file] [log] [blame]
addy ke64e36822014-07-01 09:03:59 +08001/*
2 * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd
Addy Ke5dcc44e2014-07-11 10:07:56 +08003 * Author: Addy Ke <addy.ke@rock-chips.com>
addy ke64e36822014-07-01 09:03:59 +08004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 */
15
16#include <linux/init.h>
17#include <linux/module.h>
18#include <linux/clk.h>
19#include <linux/err.h>
20#include <linux/delay.h>
21#include <linux/interrupt.h>
22#include <linux/platform_device.h>
23#include <linux/slab.h>
24#include <linux/spi/spi.h>
25#include <linux/scatterlist.h>
26#include <linux/of.h>
27#include <linux/pm_runtime.h>
28#include <linux/io.h>
addy ke64e36822014-07-01 09:03:59 +080029#include <linux/dmaengine.h>
30
31#define DRIVER_NAME "rockchip-spi"
32
33/* SPI register offsets */
34#define ROCKCHIP_SPI_CTRLR0 0x0000
35#define ROCKCHIP_SPI_CTRLR1 0x0004
36#define ROCKCHIP_SPI_SSIENR 0x0008
37#define ROCKCHIP_SPI_SER 0x000c
38#define ROCKCHIP_SPI_BAUDR 0x0010
39#define ROCKCHIP_SPI_TXFTLR 0x0014
40#define ROCKCHIP_SPI_RXFTLR 0x0018
41#define ROCKCHIP_SPI_TXFLR 0x001c
42#define ROCKCHIP_SPI_RXFLR 0x0020
43#define ROCKCHIP_SPI_SR 0x0024
44#define ROCKCHIP_SPI_IPR 0x0028
45#define ROCKCHIP_SPI_IMR 0x002c
46#define ROCKCHIP_SPI_ISR 0x0030
47#define ROCKCHIP_SPI_RISR 0x0034
48#define ROCKCHIP_SPI_ICR 0x0038
49#define ROCKCHIP_SPI_DMACR 0x003c
50#define ROCKCHIP_SPI_DMATDLR 0x0040
51#define ROCKCHIP_SPI_DMARDLR 0x0044
52#define ROCKCHIP_SPI_TXDR 0x0400
53#define ROCKCHIP_SPI_RXDR 0x0800
54
55/* Bit fields in CTRLR0 */
56#define CR0_DFS_OFFSET 0
57
58#define CR0_CFS_OFFSET 2
59
60#define CR0_SCPH_OFFSET 6
61
62#define CR0_SCPOL_OFFSET 7
63
64#define CR0_CSM_OFFSET 8
65#define CR0_CSM_KEEP 0x0
66/* ss_n be high for half sclk_out cycles */
67#define CR0_CSM_HALF 0X1
68/* ss_n be high for one sclk_out cycle */
69#define CR0_CSM_ONE 0x2
70
71/* ss_n to sclk_out delay */
72#define CR0_SSD_OFFSET 10
73/*
74 * The period between ss_n active and
75 * sclk_out active is half sclk_out cycles
76 */
77#define CR0_SSD_HALF 0x0
78/*
79 * The period between ss_n active and
80 * sclk_out active is one sclk_out cycle
81 */
82#define CR0_SSD_ONE 0x1
83
84#define CR0_EM_OFFSET 11
85#define CR0_EM_LITTLE 0x0
86#define CR0_EM_BIG 0x1
87
88#define CR0_FBM_OFFSET 12
89#define CR0_FBM_MSB 0x0
90#define CR0_FBM_LSB 0x1
91
92#define CR0_BHT_OFFSET 13
93#define CR0_BHT_16BIT 0x0
94#define CR0_BHT_8BIT 0x1
95
96#define CR0_RSD_OFFSET 14
97
98#define CR0_FRF_OFFSET 16
99#define CR0_FRF_SPI 0x0
100#define CR0_FRF_SSP 0x1
101#define CR0_FRF_MICROWIRE 0x2
102
103#define CR0_XFM_OFFSET 18
104#define CR0_XFM_MASK (0x03 << SPI_XFM_OFFSET)
105#define CR0_XFM_TR 0x0
106#define CR0_XFM_TO 0x1
107#define CR0_XFM_RO 0x2
108
109#define CR0_OPM_OFFSET 20
110#define CR0_OPM_MASTER 0x0
111#define CR0_OPM_SLAVE 0x1
112
113#define CR0_MTM_OFFSET 0x21
114
115/* Bit fields in SER, 2bit */
116#define SER_MASK 0x3
117
118/* Bit fields in SR, 5bit */
119#define SR_MASK 0x1f
120#define SR_BUSY (1 << 0)
121#define SR_TF_FULL (1 << 1)
122#define SR_TF_EMPTY (1 << 2)
123#define SR_RF_EMPTY (1 << 3)
124#define SR_RF_FULL (1 << 4)
125
126/* Bit fields in ISR, IMR, ISR, RISR, 5bit */
127#define INT_MASK 0x1f
128#define INT_TF_EMPTY (1 << 0)
129#define INT_TF_OVERFLOW (1 << 1)
130#define INT_RF_UNDERFLOW (1 << 2)
131#define INT_RF_OVERFLOW (1 << 3)
132#define INT_RF_FULL (1 << 4)
133
134/* Bit fields in ICR, 4bit */
135#define ICR_MASK 0x0f
136#define ICR_ALL (1 << 0)
137#define ICR_RF_UNDERFLOW (1 << 1)
138#define ICR_RF_OVERFLOW (1 << 2)
139#define ICR_TF_OVERFLOW (1 << 3)
140
141/* Bit fields in DMACR */
142#define RF_DMA_EN (1 << 0)
143#define TF_DMA_EN (1 << 1)
144
145#define RXBUSY (1 << 0)
146#define TXBUSY (1 << 1)
147
Addy Kef9cfd522014-10-15 19:25:49 +0800148/* sclk_out: spi master internal logic in rk3x can support 50Mhz */
149#define MAX_SCLK_OUT 50000000
150
addy ke64e36822014-07-01 09:03:59 +0800151enum rockchip_ssi_type {
152 SSI_MOTO_SPI = 0,
153 SSI_TI_SSP,
154 SSI_NS_MICROWIRE,
155};
156
157struct rockchip_spi_dma_data {
158 struct dma_chan *ch;
159 enum dma_transfer_direction direction;
160 dma_addr_t addr;
161};
162
163struct rockchip_spi {
164 struct device *dev;
165 struct spi_master *master;
166
167 struct clk *spiclk;
168 struct clk *apb_pclk;
169
170 void __iomem *regs;
171 /*depth of the FIFO buffer */
172 u32 fifo_len;
173 /* max bus freq supported */
174 u32 max_freq;
175 /* supported slave numbers */
176 enum rockchip_ssi_type type;
177
178 u16 mode;
179 u8 tmode;
180 u8 bpw;
181 u8 n_bytes;
182 unsigned len;
183 u32 speed;
184
185 const void *tx;
186 const void *tx_end;
187 void *rx;
188 void *rx_end;
189
190 u32 state;
Addy Ke5dcc44e2014-07-11 10:07:56 +0800191 /* protect state */
addy ke64e36822014-07-01 09:03:59 +0800192 spinlock_t lock;
193
194 struct completion xfer_completion;
195
196 u32 use_dma;
197 struct sg_table tx_sg;
198 struct sg_table rx_sg;
199 struct rockchip_spi_dma_data dma_rx;
200 struct rockchip_spi_dma_data dma_tx;
201};
202
203static inline void spi_enable_chip(struct rockchip_spi *rs, int enable)
204{
205 writel_relaxed((enable ? 1 : 0), rs->regs + ROCKCHIP_SPI_SSIENR);
206}
207
208static inline void spi_set_clk(struct rockchip_spi *rs, u16 div)
209{
210 writel_relaxed(div, rs->regs + ROCKCHIP_SPI_BAUDR);
211}
212
213static inline void flush_fifo(struct rockchip_spi *rs)
214{
215 while (readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR))
216 readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
217}
218
Addy Ke2df08e72014-07-11 10:08:24 +0800219static inline void wait_for_idle(struct rockchip_spi *rs)
220{
221 unsigned long timeout = jiffies + msecs_to_jiffies(5);
222
223 do {
224 if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY))
225 return;
Doug Anderson64bc0112014-09-03 13:44:25 -0700226 } while (!time_after(jiffies, timeout));
Addy Ke2df08e72014-07-11 10:08:24 +0800227
228 dev_warn(rs->dev, "spi controller is in busy state!\n");
229}
230
addy ke64e36822014-07-01 09:03:59 +0800231static u32 get_fifo_len(struct rockchip_spi *rs)
232{
233 u32 fifo;
234
235 for (fifo = 2; fifo < 32; fifo++) {
236 writel_relaxed(fifo, rs->regs + ROCKCHIP_SPI_TXFTLR);
237 if (fifo != readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFTLR))
238 break;
239 }
240
241 writel_relaxed(0, rs->regs + ROCKCHIP_SPI_TXFTLR);
242
243 return (fifo == 31) ? 0 : fifo;
244}
245
246static inline u32 tx_max(struct rockchip_spi *rs)
247{
248 u32 tx_left, tx_room;
249
250 tx_left = (rs->tx_end - rs->tx) / rs->n_bytes;
251 tx_room = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR);
252
253 return min(tx_left, tx_room);
254}
255
256static inline u32 rx_max(struct rockchip_spi *rs)
257{
258 u32 rx_left = (rs->rx_end - rs->rx) / rs->n_bytes;
259 u32 rx_room = (u32)readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR);
260
261 return min(rx_left, rx_room);
262}
263
264static void rockchip_spi_set_cs(struct spi_device *spi, bool enable)
265{
266 u32 ser;
267 struct rockchip_spi *rs = spi_master_get_devdata(spi->master);
268
269 ser = readl_relaxed(rs->regs + ROCKCHIP_SPI_SER) & SER_MASK;
270
271 /*
272 * drivers/spi/spi.c:
273 * static void spi_set_cs(struct spi_device *spi, bool enable)
274 * {
275 * if (spi->mode & SPI_CS_HIGH)
276 * enable = !enable;
277 *
278 * if (spi->cs_gpio >= 0)
279 * gpio_set_value(spi->cs_gpio, !enable);
280 * else if (spi->master->set_cs)
281 * spi->master->set_cs(spi, !enable);
282 * }
283 *
284 * Note: enable(rockchip_spi_set_cs) = !enable(spi_set_cs)
285 */
286 if (!enable)
287 ser |= 1 << spi->chip_select;
288 else
289 ser &= ~(1 << spi->chip_select);
290
291 writel_relaxed(ser, rs->regs + ROCKCHIP_SPI_SER);
292}
293
294static int rockchip_spi_prepare_message(struct spi_master *master,
Addy Ke5dcc44e2014-07-11 10:07:56 +0800295 struct spi_message *msg)
addy ke64e36822014-07-01 09:03:59 +0800296{
297 struct rockchip_spi *rs = spi_master_get_devdata(master);
298 struct spi_device *spi = msg->spi;
299
addy ke64e36822014-07-01 09:03:59 +0800300 rs->mode = spi->mode;
301
302 return 0;
303}
304
Andy Shevchenko22917932015-02-27 17:34:16 +0200305static void rockchip_spi_handle_err(struct spi_master *master,
306 struct spi_message *msg)
addy ke64e36822014-07-01 09:03:59 +0800307{
308 unsigned long flags;
309 struct rockchip_spi *rs = spi_master_get_devdata(master);
310
311 spin_lock_irqsave(&rs->lock, flags);
312
Addy Ke5dcc44e2014-07-11 10:07:56 +0800313 /*
314 * For DMA mode, we need terminate DMA channel and flush
315 * fifo for the next transfer if DMA thansfer timeout.
Andy Shevchenko22917932015-02-27 17:34:16 +0200316 * handle_err() was called by core if transfer failed.
317 * Maybe it is reasonable for error handling here.
Addy Ke5dcc44e2014-07-11 10:07:56 +0800318 */
addy ke64e36822014-07-01 09:03:59 +0800319 if (rs->use_dma) {
320 if (rs->state & RXBUSY) {
321 dmaengine_terminate_all(rs->dma_rx.ch);
322 flush_fifo(rs);
323 }
324
325 if (rs->state & TXBUSY)
326 dmaengine_terminate_all(rs->dma_tx.ch);
327 }
328
329 spin_unlock_irqrestore(&rs->lock, flags);
Andy Shevchenko22917932015-02-27 17:34:16 +0200330}
331
332static int rockchip_spi_unprepare_message(struct spi_master *master,
333 struct spi_message *msg)
334{
335 struct rockchip_spi *rs = spi_master_get_devdata(master);
addy ke64e36822014-07-01 09:03:59 +0800336
Addy Kec28be312014-10-15 19:26:18 +0800337 spi_enable_chip(rs, 0);
338
addy ke64e36822014-07-01 09:03:59 +0800339 return 0;
340}
341
342static void rockchip_spi_pio_writer(struct rockchip_spi *rs)
343{
344 u32 max = tx_max(rs);
345 u32 txw = 0;
346
347 while (max--) {
348 if (rs->n_bytes == 1)
349 txw = *(u8 *)(rs->tx);
350 else
351 txw = *(u16 *)(rs->tx);
352
353 writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR);
354 rs->tx += rs->n_bytes;
355 }
356}
357
358static void rockchip_spi_pio_reader(struct rockchip_spi *rs)
359{
360 u32 max = rx_max(rs);
361 u32 rxw;
362
363 while (max--) {
364 rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
365 if (rs->n_bytes == 1)
366 *(u8 *)(rs->rx) = (u8)rxw;
367 else
368 *(u16 *)(rs->rx) = (u16)rxw;
369 rs->rx += rs->n_bytes;
Addy Ke5dcc44e2014-07-11 10:07:56 +0800370 }
addy ke64e36822014-07-01 09:03:59 +0800371}
372
373static int rockchip_spi_pio_transfer(struct rockchip_spi *rs)
374{
375 int remain = 0;
376
377 do {
378 if (rs->tx) {
379 remain = rs->tx_end - rs->tx;
380 rockchip_spi_pio_writer(rs);
381 }
382
383 if (rs->rx) {
384 remain = rs->rx_end - rs->rx;
385 rockchip_spi_pio_reader(rs);
386 }
387
388 cpu_relax();
389 } while (remain);
390
Addy Ke2df08e72014-07-11 10:08:24 +0800391 /* If tx, wait until the FIFO data completely. */
392 if (rs->tx)
393 wait_for_idle(rs);
394
Addy Kec28be312014-10-15 19:26:18 +0800395 spi_enable_chip(rs, 0);
396
addy ke64e36822014-07-01 09:03:59 +0800397 return 0;
398}
399
400static void rockchip_spi_dma_rxcb(void *data)
401{
402 unsigned long flags;
403 struct rockchip_spi *rs = data;
404
405 spin_lock_irqsave(&rs->lock, flags);
406
407 rs->state &= ~RXBUSY;
Addy Kec28be312014-10-15 19:26:18 +0800408 if (!(rs->state & TXBUSY)) {
409 spi_enable_chip(rs, 0);
addy ke64e36822014-07-01 09:03:59 +0800410 spi_finalize_current_transfer(rs->master);
Addy Kec28be312014-10-15 19:26:18 +0800411 }
addy ke64e36822014-07-01 09:03:59 +0800412
413 spin_unlock_irqrestore(&rs->lock, flags);
414}
415
416static void rockchip_spi_dma_txcb(void *data)
417{
418 unsigned long flags;
419 struct rockchip_spi *rs = data;
420
Addy Ke2df08e72014-07-11 10:08:24 +0800421 /* Wait until the FIFO data completely. */
422 wait_for_idle(rs);
423
addy ke64e36822014-07-01 09:03:59 +0800424 spin_lock_irqsave(&rs->lock, flags);
425
426 rs->state &= ~TXBUSY;
Addy Ke2c2bc742014-10-17 09:44:13 +0800427 if (!(rs->state & RXBUSY)) {
428 spi_enable_chip(rs, 0);
addy ke64e36822014-07-01 09:03:59 +0800429 spi_finalize_current_transfer(rs->master);
Addy Ke2c2bc742014-10-17 09:44:13 +0800430 }
addy ke64e36822014-07-01 09:03:59 +0800431
432 spin_unlock_irqrestore(&rs->lock, flags);
433}
434
Addy Kea24e70c2014-09-25 14:59:41 +0800435static void rockchip_spi_prepare_dma(struct rockchip_spi *rs)
addy ke64e36822014-07-01 09:03:59 +0800436{
437 unsigned long flags;
438 struct dma_slave_config rxconf, txconf;
439 struct dma_async_tx_descriptor *rxdesc, *txdesc;
440
441 spin_lock_irqsave(&rs->lock, flags);
442 rs->state &= ~RXBUSY;
443 rs->state &= ~TXBUSY;
444 spin_unlock_irqrestore(&rs->lock, flags);
445
Arnd Bergmann97cf5662015-01-28 14:25:10 +0100446 rxdesc = NULL;
addy ke64e36822014-07-01 09:03:59 +0800447 if (rs->rx) {
448 rxconf.direction = rs->dma_rx.direction;
449 rxconf.src_addr = rs->dma_rx.addr;
450 rxconf.src_addr_width = rs->n_bytes;
451 rxconf.src_maxburst = rs->n_bytes;
452 dmaengine_slave_config(rs->dma_rx.ch, &rxconf);
453
Addy Ke5dcc44e2014-07-11 10:07:56 +0800454 rxdesc = dmaengine_prep_slave_sg(
455 rs->dma_rx.ch,
addy ke64e36822014-07-01 09:03:59 +0800456 rs->rx_sg.sgl, rs->rx_sg.nents,
457 rs->dma_rx.direction, DMA_PREP_INTERRUPT);
458
459 rxdesc->callback = rockchip_spi_dma_rxcb;
460 rxdesc->callback_param = rs;
461 }
462
Arnd Bergmann97cf5662015-01-28 14:25:10 +0100463 txdesc = NULL;
addy ke64e36822014-07-01 09:03:59 +0800464 if (rs->tx) {
465 txconf.direction = rs->dma_tx.direction;
466 txconf.dst_addr = rs->dma_tx.addr;
467 txconf.dst_addr_width = rs->n_bytes;
468 txconf.dst_maxburst = rs->n_bytes;
469 dmaengine_slave_config(rs->dma_tx.ch, &txconf);
470
Addy Ke5dcc44e2014-07-11 10:07:56 +0800471 txdesc = dmaengine_prep_slave_sg(
472 rs->dma_tx.ch,
addy ke64e36822014-07-01 09:03:59 +0800473 rs->tx_sg.sgl, rs->tx_sg.nents,
474 rs->dma_tx.direction, DMA_PREP_INTERRUPT);
475
476 txdesc->callback = rockchip_spi_dma_txcb;
477 txdesc->callback_param = rs;
478 }
479
480 /* rx must be started before tx due to spi instinct */
Arnd Bergmann97cf5662015-01-28 14:25:10 +0100481 if (rxdesc) {
addy ke64e36822014-07-01 09:03:59 +0800482 spin_lock_irqsave(&rs->lock, flags);
483 rs->state |= RXBUSY;
484 spin_unlock_irqrestore(&rs->lock, flags);
485 dmaengine_submit(rxdesc);
486 dma_async_issue_pending(rs->dma_rx.ch);
487 }
488
Arnd Bergmann97cf5662015-01-28 14:25:10 +0100489 if (txdesc) {
addy ke64e36822014-07-01 09:03:59 +0800490 spin_lock_irqsave(&rs->lock, flags);
491 rs->state |= TXBUSY;
492 spin_unlock_irqrestore(&rs->lock, flags);
493 dmaengine_submit(txdesc);
494 dma_async_issue_pending(rs->dma_tx.ch);
495 }
addy ke64e36822014-07-01 09:03:59 +0800496}
497
498static void rockchip_spi_config(struct rockchip_spi *rs)
499{
500 u32 div = 0;
501 u32 dmacr = 0;
502
503 u32 cr0 = (CR0_BHT_8BIT << CR0_BHT_OFFSET)
504 | (CR0_SSD_ONE << CR0_SSD_OFFSET);
505
506 cr0 |= (rs->n_bytes << CR0_DFS_OFFSET);
507 cr0 |= ((rs->mode & 0x3) << CR0_SCPH_OFFSET);
508 cr0 |= (rs->tmode << CR0_XFM_OFFSET);
509 cr0 |= (rs->type << CR0_FRF_OFFSET);
510
511 if (rs->use_dma) {
512 if (rs->tx)
513 dmacr |= TF_DMA_EN;
514 if (rs->rx)
515 dmacr |= RF_DMA_EN;
516 }
517
Addy Kef9cfd522014-10-15 19:25:49 +0800518 if (WARN_ON(rs->speed > MAX_SCLK_OUT))
519 rs->speed = MAX_SCLK_OUT;
520
521 /* the minimum divsor is 2 */
522 if (rs->max_freq < 2 * rs->speed) {
523 clk_set_rate(rs->spiclk, 2 * rs->speed);
524 rs->max_freq = clk_get_rate(rs->spiclk);
525 }
526
addy ke64e36822014-07-01 09:03:59 +0800527 /* div doesn't support odd number */
Doug Anderson5d1d1502014-08-28 16:43:48 -0700528 div = max_t(u32, rs->max_freq / rs->speed, 1);
addy ke64e36822014-07-01 09:03:59 +0800529 div = (div + 1) & 0xfffe;
530
addy ke64e36822014-07-01 09:03:59 +0800531 writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0);
532
533 writel_relaxed(rs->len - 1, rs->regs + ROCKCHIP_SPI_CTRLR1);
534 writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_TXFTLR);
535 writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR);
536
537 writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMATDLR);
538 writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMARDLR);
539 writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR);
540
541 spi_set_clk(rs, div);
542
Addy Ke5dcc44e2014-07-11 10:07:56 +0800543 dev_dbg(rs->dev, "cr0 0x%x, div %d\n", cr0, div);
addy ke64e36822014-07-01 09:03:59 +0800544}
545
Addy Ke5dcc44e2014-07-11 10:07:56 +0800546static int rockchip_spi_transfer_one(
547 struct spi_master *master,
addy ke64e36822014-07-01 09:03:59 +0800548 struct spi_device *spi,
549 struct spi_transfer *xfer)
550{
Addy Kec28be312014-10-15 19:26:18 +0800551 int ret = 1;
addy ke64e36822014-07-01 09:03:59 +0800552 struct rockchip_spi *rs = spi_master_get_devdata(master);
553
Doug Anderson62946172014-09-03 13:44:26 -0700554 WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) &&
555 (readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY));
addy ke64e36822014-07-01 09:03:59 +0800556
557 if (!xfer->tx_buf && !xfer->rx_buf) {
558 dev_err(rs->dev, "No buffer for transfer\n");
559 return -EINVAL;
560 }
561
562 rs->speed = xfer->speed_hz;
563 rs->bpw = xfer->bits_per_word;
564 rs->n_bytes = rs->bpw >> 3;
565
566 rs->tx = xfer->tx_buf;
567 rs->tx_end = rs->tx + xfer->len;
568 rs->rx = xfer->rx_buf;
569 rs->rx_end = rs->rx + xfer->len;
570 rs->len = xfer->len;
571
572 rs->tx_sg = xfer->tx_sg;
573 rs->rx_sg = xfer->rx_sg;
574
addy ke64e36822014-07-01 09:03:59 +0800575 if (rs->tx && rs->rx)
576 rs->tmode = CR0_XFM_TR;
577 else if (rs->tx)
578 rs->tmode = CR0_XFM_TO;
579 else if (rs->rx)
580 rs->tmode = CR0_XFM_RO;
581
Addy Kea24e70c2014-09-25 14:59:41 +0800582 /* we need prepare dma before spi was enabled */
Addy Kec28be312014-10-15 19:26:18 +0800583 if (master->can_dma && master->can_dma(master, spi, xfer))
addy ke64e36822014-07-01 09:03:59 +0800584 rs->use_dma = 1;
Addy Kec28be312014-10-15 19:26:18 +0800585 else
addy ke64e36822014-07-01 09:03:59 +0800586 rs->use_dma = 0;
587
588 rockchip_spi_config(rs);
589
Addy Kec28be312014-10-15 19:26:18 +0800590 if (rs->use_dma) {
591 if (rs->tmode == CR0_XFM_RO) {
592 /* rx: dma must be prepared first */
593 rockchip_spi_prepare_dma(rs);
594 spi_enable_chip(rs, 1);
595 } else {
596 /* tx or tr: spi must be enabled first */
597 spi_enable_chip(rs, 1);
598 rockchip_spi_prepare_dma(rs);
599 }
600 } else {
601 spi_enable_chip(rs, 1);
addy ke64e36822014-07-01 09:03:59 +0800602 ret = rockchip_spi_pio_transfer(rs);
Addy Kec28be312014-10-15 19:26:18 +0800603 }
addy ke64e36822014-07-01 09:03:59 +0800604
605 return ret;
606}
607
608static bool rockchip_spi_can_dma(struct spi_master *master,
Addy Ke5dcc44e2014-07-11 10:07:56 +0800609 struct spi_device *spi,
610 struct spi_transfer *xfer)
addy ke64e36822014-07-01 09:03:59 +0800611{
612 struct rockchip_spi *rs = spi_master_get_devdata(master);
613
614 return (xfer->len > rs->fifo_len);
615}
616
617static int rockchip_spi_probe(struct platform_device *pdev)
618{
619 int ret = 0;
620 struct rockchip_spi *rs;
621 struct spi_master *master;
622 struct resource *mem;
623
624 master = spi_alloc_master(&pdev->dev, sizeof(struct rockchip_spi));
Addy Ke5dcc44e2014-07-11 10:07:56 +0800625 if (!master)
addy ke64e36822014-07-01 09:03:59 +0800626 return -ENOMEM;
Addy Ke5dcc44e2014-07-11 10:07:56 +0800627
addy ke64e36822014-07-01 09:03:59 +0800628 platform_set_drvdata(pdev, master);
629
630 rs = spi_master_get_devdata(master);
631 memset(rs, 0, sizeof(struct rockchip_spi));
632
633 /* Get basic io resource and map it */
634 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
635 rs->regs = devm_ioremap_resource(&pdev->dev, mem);
636 if (IS_ERR(rs->regs)) {
addy ke64e36822014-07-01 09:03:59 +0800637 ret = PTR_ERR(rs->regs);
638 goto err_ioremap_resource;
639 }
640
641 rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
642 if (IS_ERR(rs->apb_pclk)) {
643 dev_err(&pdev->dev, "Failed to get apb_pclk\n");
644 ret = PTR_ERR(rs->apb_pclk);
645 goto err_ioremap_resource;
646 }
647
648 rs->spiclk = devm_clk_get(&pdev->dev, "spiclk");
649 if (IS_ERR(rs->spiclk)) {
650 dev_err(&pdev->dev, "Failed to get spi_pclk\n");
651 ret = PTR_ERR(rs->spiclk);
652 goto err_ioremap_resource;
653 }
654
655 ret = clk_prepare_enable(rs->apb_pclk);
656 if (ret) {
657 dev_err(&pdev->dev, "Failed to enable apb_pclk\n");
658 goto err_ioremap_resource;
659 }
660
661 ret = clk_prepare_enable(rs->spiclk);
662 if (ret) {
663 dev_err(&pdev->dev, "Failed to enable spi_clk\n");
664 goto err_spiclk_enable;
665 }
666
667 spi_enable_chip(rs, 0);
668
669 rs->type = SSI_MOTO_SPI;
670 rs->master = master;
671 rs->dev = &pdev->dev;
672 rs->max_freq = clk_get_rate(rs->spiclk);
673
674 rs->fifo_len = get_fifo_len(rs);
675 if (!rs->fifo_len) {
676 dev_err(&pdev->dev, "Failed to get fifo length\n");
Wei Yongjundb7e8d92014-07-20 22:02:04 +0800677 ret = -EINVAL;
addy ke64e36822014-07-01 09:03:59 +0800678 goto err_get_fifo_len;
679 }
680
681 spin_lock_init(&rs->lock);
682
683 pm_runtime_set_active(&pdev->dev);
684 pm_runtime_enable(&pdev->dev);
685
686 master->auto_runtime_pm = true;
687 master->bus_num = pdev->id;
Addy Keee780992014-07-11 10:08:51 +0800688 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
addy ke64e36822014-07-01 09:03:59 +0800689 master->num_chipselect = 2;
690 master->dev.of_node = pdev->dev.of_node;
691 master->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8);
692
693 master->set_cs = rockchip_spi_set_cs;
694 master->prepare_message = rockchip_spi_prepare_message;
695 master->unprepare_message = rockchip_spi_unprepare_message;
696 master->transfer_one = rockchip_spi_transfer_one;
Andy Shevchenko22917932015-02-27 17:34:16 +0200697 master->handle_err = rockchip_spi_handle_err;
addy ke64e36822014-07-01 09:03:59 +0800698
699 rs->dma_tx.ch = dma_request_slave_channel(rs->dev, "tx");
700 if (!rs->dma_tx.ch)
701 dev_warn(rs->dev, "Failed to request TX DMA channel\n");
702
703 rs->dma_rx.ch = dma_request_slave_channel(rs->dev, "rx");
704 if (!rs->dma_rx.ch) {
705 if (rs->dma_tx.ch) {
706 dma_release_channel(rs->dma_tx.ch);
707 rs->dma_tx.ch = NULL;
708 }
709 dev_warn(rs->dev, "Failed to request RX DMA channel\n");
710 }
711
712 if (rs->dma_tx.ch && rs->dma_rx.ch) {
713 rs->dma_tx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_TXDR);
714 rs->dma_rx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_RXDR);
715 rs->dma_tx.direction = DMA_MEM_TO_DEV;
Addy Ke0ac7a492014-08-20 11:47:42 +0800716 rs->dma_rx.direction = DMA_DEV_TO_MEM;
addy ke64e36822014-07-01 09:03:59 +0800717
718 master->can_dma = rockchip_spi_can_dma;
719 master->dma_tx = rs->dma_tx.ch;
720 master->dma_rx = rs->dma_rx.ch;
721 }
722
723 ret = devm_spi_register_master(&pdev->dev, master);
724 if (ret) {
725 dev_err(&pdev->dev, "Failed to register master\n");
726 goto err_register_master;
727 }
728
addy ke64e36822014-07-01 09:03:59 +0800729 return 0;
730
731err_register_master:
732 if (rs->dma_tx.ch)
733 dma_release_channel(rs->dma_tx.ch);
734 if (rs->dma_rx.ch)
735 dma_release_channel(rs->dma_rx.ch);
736err_get_fifo_len:
737 clk_disable_unprepare(rs->spiclk);
738err_spiclk_enable:
739 clk_disable_unprepare(rs->apb_pclk);
740err_ioremap_resource:
741 spi_master_put(master);
742
743 return ret;
744}
745
746static int rockchip_spi_remove(struct platform_device *pdev)
747{
748 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
749 struct rockchip_spi *rs = spi_master_get_devdata(master);
750
751 pm_runtime_disable(&pdev->dev);
752
753 clk_disable_unprepare(rs->spiclk);
754 clk_disable_unprepare(rs->apb_pclk);
755
756 if (rs->dma_tx.ch)
757 dma_release_channel(rs->dma_tx.ch);
758 if (rs->dma_rx.ch)
759 dma_release_channel(rs->dma_rx.ch);
760
addy ke64e36822014-07-01 09:03:59 +0800761 return 0;
762}
763
764#ifdef CONFIG_PM_SLEEP
765static int rockchip_spi_suspend(struct device *dev)
766{
767 int ret = 0;
768 struct spi_master *master = dev_get_drvdata(dev);
769 struct rockchip_spi *rs = spi_master_get_devdata(master);
770
771 ret = spi_master_suspend(rs->master);
772 if (ret)
773 return ret;
774
775 if (!pm_runtime_suspended(dev)) {
776 clk_disable_unprepare(rs->spiclk);
777 clk_disable_unprepare(rs->apb_pclk);
778 }
779
780 return ret;
781}
782
783static int rockchip_spi_resume(struct device *dev)
784{
785 int ret = 0;
786 struct spi_master *master = dev_get_drvdata(dev);
787 struct rockchip_spi *rs = spi_master_get_devdata(master);
788
789 if (!pm_runtime_suspended(dev)) {
790 ret = clk_prepare_enable(rs->apb_pclk);
791 if (ret < 0)
792 return ret;
793
794 ret = clk_prepare_enable(rs->spiclk);
795 if (ret < 0) {
796 clk_disable_unprepare(rs->apb_pclk);
797 return ret;
798 }
799 }
800
801 ret = spi_master_resume(rs->master);
802 if (ret < 0) {
803 clk_disable_unprepare(rs->spiclk);
804 clk_disable_unprepare(rs->apb_pclk);
805 }
806
807 return ret;
808}
809#endif /* CONFIG_PM_SLEEP */
810
Rafael J. Wysockiec833052014-12-13 00:41:15 +0100811#ifdef CONFIG_PM
addy ke64e36822014-07-01 09:03:59 +0800812static int rockchip_spi_runtime_suspend(struct device *dev)
813{
814 struct spi_master *master = dev_get_drvdata(dev);
815 struct rockchip_spi *rs = spi_master_get_devdata(master);
816
817 clk_disable_unprepare(rs->spiclk);
818 clk_disable_unprepare(rs->apb_pclk);
819
820 return 0;
821}
822
823static int rockchip_spi_runtime_resume(struct device *dev)
824{
825 int ret;
826 struct spi_master *master = dev_get_drvdata(dev);
827 struct rockchip_spi *rs = spi_master_get_devdata(master);
828
829 ret = clk_prepare_enable(rs->apb_pclk);
830 if (ret)
831 return ret;
832
833 ret = clk_prepare_enable(rs->spiclk);
834 if (ret)
835 clk_disable_unprepare(rs->apb_pclk);
836
837 return ret;
838}
Rafael J. Wysockiec833052014-12-13 00:41:15 +0100839#endif /* CONFIG_PM */
addy ke64e36822014-07-01 09:03:59 +0800840
841static const struct dev_pm_ops rockchip_spi_pm = {
842 SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume)
843 SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend,
844 rockchip_spi_runtime_resume, NULL)
845};
846
847static const struct of_device_id rockchip_spi_dt_match[] = {
848 { .compatible = "rockchip,rk3066-spi", },
Addy Keb839b782014-07-11 10:09:19 +0800849 { .compatible = "rockchip,rk3188-spi", },
850 { .compatible = "rockchip,rk3288-spi", },
addy ke64e36822014-07-01 09:03:59 +0800851 { },
852};
853MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match);
854
855static struct platform_driver rockchip_spi_driver = {
856 .driver = {
857 .name = DRIVER_NAME,
addy ke64e36822014-07-01 09:03:59 +0800858 .pm = &rockchip_spi_pm,
859 .of_match_table = of_match_ptr(rockchip_spi_dt_match),
860 },
861 .probe = rockchip_spi_probe,
862 .remove = rockchip_spi_remove,
863};
864
865module_platform_driver(rockchip_spi_driver);
866
Addy Ke5dcc44e2014-07-11 10:07:56 +0800867MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>");
addy ke64e36822014-07-01 09:03:59 +0800868MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver");
869MODULE_LICENSE("GPL v2");