blob: 960367d9589550328ec9a870cfea36bf179bdcd7 [file] [log] [blame]
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001/*
2 * drivers/dma/imx-sdma.c
3 *
4 * This file contains a driver for the Freescale Smart DMA engine
5 *
6 * Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
7 *
8 * Based on code from Freescale:
9 *
10 * Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
11 *
12 * The code contained herein is licensed under the GNU General Public
13 * License. You may obtain a copy of the GNU General Public License
14 * Version 2 or later at the following locations:
15 *
16 * http://www.opensource.org/licenses/gpl-license.html
17 * http://www.gnu.org/copyleft/gpl.html
18 */
19
20#include <linux/init.h>
Axel Linf8de8f42011-08-30 15:08:24 +080021#include <linux/module.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000022#include <linux/types.h>
Richard Zhao0bbc1412012-01-13 11:10:01 +080023#include <linux/bitops.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000024#include <linux/mm.h>
25#include <linux/interrupt.h>
26#include <linux/clk.h>
Richard Zhao2ccaef02012-05-11 15:14:27 +080027#include <linux/delay.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000028#include <linux/sched.h>
29#include <linux/semaphore.h>
30#include <linux/spinlock.h>
31#include <linux/device.h>
32#include <linux/dma-mapping.h>
33#include <linux/firmware.h>
34#include <linux/slab.h>
35#include <linux/platform_device.h>
36#include <linux/dmaengine.h>
Shawn Guo580975d2011-07-14 08:35:48 +080037#include <linux/of.h>
38#include <linux/of_device.h>
Shawn Guo9479e172013-05-30 22:23:32 +080039#include <linux/of_dma.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000040
41#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020042#include <linux/platform_data/dma-imx-sdma.h>
43#include <linux/platform_data/dma-imx.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000044
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000045#include "dmaengine.h"
46
Sascha Hauer1ec1e822010-09-30 13:56:34 +000047/* SDMA registers */
48#define SDMA_H_C0PTR 0x000
49#define SDMA_H_INTR 0x004
50#define SDMA_H_STATSTOP 0x008
51#define SDMA_H_START 0x00c
52#define SDMA_H_EVTOVR 0x010
53#define SDMA_H_DSPOVR 0x014
54#define SDMA_H_HOSTOVR 0x018
55#define SDMA_H_EVTPEND 0x01c
56#define SDMA_H_DSPENBL 0x020
57#define SDMA_H_RESET 0x024
58#define SDMA_H_EVTERR 0x028
59#define SDMA_H_INTRMSK 0x02c
60#define SDMA_H_PSW 0x030
61#define SDMA_H_EVTERRDBG 0x034
62#define SDMA_H_CONFIG 0x038
63#define SDMA_ONCE_ENB 0x040
64#define SDMA_ONCE_DATA 0x044
65#define SDMA_ONCE_INSTR 0x048
66#define SDMA_ONCE_STAT 0x04c
67#define SDMA_ONCE_CMD 0x050
68#define SDMA_EVT_MIRROR 0x054
69#define SDMA_ILLINSTADDR 0x058
70#define SDMA_CHN0ADDR 0x05c
71#define SDMA_ONCE_RTB 0x060
72#define SDMA_XTRIG_CONF1 0x070
73#define SDMA_XTRIG_CONF2 0x074
Shawn Guo62550cd2011-07-13 21:33:17 +080074#define SDMA_CHNENBL0_IMX35 0x200
75#define SDMA_CHNENBL0_IMX31 0x080
Sascha Hauer1ec1e822010-09-30 13:56:34 +000076#define SDMA_CHNPRI_0 0x100
77
78/*
79 * Buffer descriptor status values.
80 */
81#define BD_DONE 0x01
82#define BD_WRAP 0x02
83#define BD_CONT 0x04
84#define BD_INTR 0x08
85#define BD_RROR 0x10
86#define BD_LAST 0x20
87#define BD_EXTD 0x80
88
89/*
90 * Data Node descriptor status values.
91 */
92#define DND_END_OF_FRAME 0x80
93#define DND_END_OF_XFER 0x40
94#define DND_DONE 0x20
95#define DND_UNUSED 0x01
96
97/*
98 * IPCV2 descriptor status values.
99 */
100#define BD_IPCV2_END_OF_FRAME 0x40
101
102#define IPCV2_MAX_NODES 50
103/*
104 * Error bit set in the CCB status field by the SDMA,
105 * in setbd routine, in case of a transfer error
106 */
107#define DATA_ERROR 0x10000000
108
109/*
110 * Buffer descriptor commands.
111 */
112#define C0_ADDR 0x01
113#define C0_LOAD 0x02
114#define C0_DUMP 0x03
115#define C0_SETCTX 0x07
116#define C0_GETCTX 0x03
117#define C0_SETDM 0x01
118#define C0_SETPM 0x04
119#define C0_GETDM 0x02
120#define C0_GETPM 0x08
121/*
122 * Change endianness indicator in the BD command field
123 */
124#define CHANGE_ENDIANNESS 0x80
125
126/*
127 * Mode/Count of data node descriptors - IPCv2
128 */
129struct sdma_mode_count {
130 u32 count : 16; /* size of the buffer pointed by this BD */
131 u32 status : 8; /* E,R,I,C,W,D status bits stored here */
132 u32 command : 8; /* command mostlky used for channel 0 */
133};
134
135/*
136 * Buffer descriptor
137 */
138struct sdma_buffer_descriptor {
139 struct sdma_mode_count mode;
140 u32 buffer_addr; /* address of the buffer described */
141 u32 ext_buffer_addr; /* extended buffer address */
142} __attribute__ ((packed));
143
144/**
145 * struct sdma_channel_control - Channel control Block
146 *
147 * @current_bd_ptr current buffer descriptor processed
148 * @base_bd_ptr first element of buffer descriptor array
149 * @unused padding. The SDMA engine expects an array of 128 byte
150 * control blocks
151 */
152struct sdma_channel_control {
153 u32 current_bd_ptr;
154 u32 base_bd_ptr;
155 u32 unused[2];
156} __attribute__ ((packed));
157
158/**
159 * struct sdma_state_registers - SDMA context for a channel
160 *
161 * @pc: program counter
162 * @t: test bit: status of arithmetic & test instruction
163 * @rpc: return program counter
164 * @sf: source fault while loading data
165 * @spc: loop start program counter
166 * @df: destination fault while storing data
167 * @epc: loop end program counter
168 * @lm: loop mode
169 */
170struct sdma_state_registers {
171 u32 pc :14;
172 u32 unused1: 1;
173 u32 t : 1;
174 u32 rpc :14;
175 u32 unused0: 1;
176 u32 sf : 1;
177 u32 spc :14;
178 u32 unused2: 1;
179 u32 df : 1;
180 u32 epc :14;
181 u32 lm : 2;
182} __attribute__ ((packed));
183
184/**
185 * struct sdma_context_data - sdma context specific to a channel
186 *
187 * @channel_state: channel state bits
188 * @gReg: general registers
189 * @mda: burst dma destination address register
190 * @msa: burst dma source address register
191 * @ms: burst dma status register
192 * @md: burst dma data register
193 * @pda: peripheral dma destination address register
194 * @psa: peripheral dma source address register
195 * @ps: peripheral dma status register
196 * @pd: peripheral dma data register
197 * @ca: CRC polynomial register
198 * @cs: CRC accumulator register
199 * @dda: dedicated core destination address register
200 * @dsa: dedicated core source address register
201 * @ds: dedicated core status register
202 * @dd: dedicated core data register
203 */
204struct sdma_context_data {
205 struct sdma_state_registers channel_state;
206 u32 gReg[8];
207 u32 mda;
208 u32 msa;
209 u32 ms;
210 u32 md;
211 u32 pda;
212 u32 psa;
213 u32 ps;
214 u32 pd;
215 u32 ca;
216 u32 cs;
217 u32 dda;
218 u32 dsa;
219 u32 ds;
220 u32 dd;
221 u32 scratch0;
222 u32 scratch1;
223 u32 scratch2;
224 u32 scratch3;
225 u32 scratch4;
226 u32 scratch5;
227 u32 scratch6;
228 u32 scratch7;
229} __attribute__ ((packed));
230
231#define NUM_BD (int)(PAGE_SIZE / sizeof(struct sdma_buffer_descriptor))
232
233struct sdma_engine;
234
235/**
236 * struct sdma_channel - housekeeping for a SDMA channel
237 *
238 * @sdma pointer to the SDMA engine for this channel
Sascha Hauer23889c62011-01-31 10:56:58 +0100239 * @channel the channel number, matches dmaengine chan_id + 1
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000240 * @direction transfer type. Needed for setting SDMA script
241 * @peripheral_type Peripheral type. Needed for setting SDMA script
242 * @event_id0 aka dma request line
243 * @event_id1 for channels that use 2 events
244 * @word_size peripheral access size
245 * @buf_tail ID of the buffer that was processed
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000246 * @num_bd max NUM_BD. number of descriptors currently handling
247 */
248struct sdma_channel {
249 struct sdma_engine *sdma;
250 unsigned int channel;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530251 enum dma_transfer_direction direction;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000252 enum sdma_peripheral_type peripheral_type;
253 unsigned int event_id0;
254 unsigned int event_id1;
255 enum dma_slave_buswidth word_size;
256 unsigned int buf_tail;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000257 unsigned int num_bd;
258 struct sdma_buffer_descriptor *bd;
259 dma_addr_t bd_phys;
260 unsigned int pc_from_device, pc_to_device;
261 unsigned long flags;
262 dma_addr_t per_address;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800263 unsigned long event_mask[2];
264 unsigned long watermark_level;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000265 u32 shp_addr, per_addr;
266 struct dma_chan chan;
267 spinlock_t lock;
268 struct dma_async_tx_descriptor desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000269 enum dma_status status;
Huang Shijieab59a512011-12-02 10:16:25 +0800270 unsigned int chn_count;
271 unsigned int chn_real_count;
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800272 struct tasklet_struct tasklet;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000273};
274
Richard Zhao0bbc1412012-01-13 11:10:01 +0800275#define IMX_DMA_SG_LOOP BIT(0)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000276
277#define MAX_DMA_CHANNELS 32
278#define MXC_SDMA_DEFAULT_PRIORITY 1
279#define MXC_SDMA_MIN_PRIORITY 1
280#define MXC_SDMA_MAX_PRIORITY 7
281
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000282#define SDMA_FIRMWARE_MAGIC 0x414d4453
283
284/**
285 * struct sdma_firmware_header - Layout of the firmware image
286 *
287 * @magic "SDMA"
288 * @version_major increased whenever layout of struct sdma_script_start_addrs
289 * changes.
290 * @version_minor firmware minor version (for binary compatible changes)
291 * @script_addrs_start offset of struct sdma_script_start_addrs in this image
292 * @num_script_addrs Number of script addresses in this image
293 * @ram_code_start offset of SDMA ram image in this firmware image
294 * @ram_code_size size of SDMA ram image
295 * @script_addrs Stores the start address of the SDMA scripts
296 * (in SDMA memory space)
297 */
298struct sdma_firmware_header {
299 u32 magic;
300 u32 version_major;
301 u32 version_minor;
302 u32 script_addrs_start;
303 u32 num_script_addrs;
304 u32 ram_code_start;
305 u32 ram_code_size;
306};
307
Shawn Guo62550cd2011-07-13 21:33:17 +0800308enum sdma_devtype {
309 IMX31_SDMA, /* runs on i.mx31 */
310 IMX35_SDMA, /* runs on i.mx35 and later */
311};
312
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000313struct sdma_engine {
314 struct device *dev;
Sascha Hauerb9b3f822011-01-12 12:12:31 +0100315 struct device_dma_parameters dma_parms;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000316 struct sdma_channel channel[MAX_DMA_CHANNELS];
317 struct sdma_channel_control *channel_control;
318 void __iomem *regs;
Shawn Guo62550cd2011-07-13 21:33:17 +0800319 enum sdma_devtype devtype;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000320 unsigned int num_events;
321 struct sdma_context_data *context;
322 dma_addr_t context_phys;
323 struct dma_device dma_device;
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100324 struct clk *clk_ipg;
325 struct clk *clk_ahb;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800326 spinlock_t channel_0_lock;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000327 struct sdma_script_start_addrs *script_addrs;
328};
329
Shawn Guo62550cd2011-07-13 21:33:17 +0800330static struct platform_device_id sdma_devtypes[] = {
331 {
332 .name = "imx31-sdma",
333 .driver_data = IMX31_SDMA,
334 }, {
335 .name = "imx35-sdma",
336 .driver_data = IMX35_SDMA,
337 }, {
338 /* sentinel */
339 }
340};
341MODULE_DEVICE_TABLE(platform, sdma_devtypes);
342
Shawn Guo580975d2011-07-14 08:35:48 +0800343static const struct of_device_id sdma_dt_ids[] = {
344 { .compatible = "fsl,imx31-sdma", .data = &sdma_devtypes[IMX31_SDMA], },
345 { .compatible = "fsl,imx35-sdma", .data = &sdma_devtypes[IMX35_SDMA], },
346 { /* sentinel */ }
347};
348MODULE_DEVICE_TABLE(of, sdma_dt_ids);
349
Richard Zhao0bbc1412012-01-13 11:10:01 +0800350#define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */
351#define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */
352#define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000353#define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/
354
355static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
356{
Shawn Guo62550cd2011-07-13 21:33:17 +0800357 u32 chnenbl0 = (sdma->devtype == IMX31_SDMA ? SDMA_CHNENBL0_IMX31 :
358 SDMA_CHNENBL0_IMX35);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000359 return chnenbl0 + event * 4;
360}
361
362static int sdma_config_ownership(struct sdma_channel *sdmac,
363 bool event_override, bool mcu_override, bool dsp_override)
364{
365 struct sdma_engine *sdma = sdmac->sdma;
366 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800367 unsigned long evt, mcu, dsp;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000368
369 if (event_override && mcu_override && dsp_override)
370 return -EINVAL;
371
Richard Zhaoc4b56852012-01-13 11:09:57 +0800372 evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
373 mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
374 dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000375
376 if (dsp_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800377 __clear_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000378 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800379 __set_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000380
381 if (event_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800382 __clear_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000383 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800384 __set_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000385
386 if (mcu_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800387 __clear_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000388 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800389 __set_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000390
Richard Zhaoc4b56852012-01-13 11:09:57 +0800391 writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
392 writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
393 writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000394
395 return 0;
396}
397
Richard Zhaob9a591662012-01-13 11:09:56 +0800398static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
399{
Richard Zhao0bbc1412012-01-13 11:10:01 +0800400 writel(BIT(channel), sdma->regs + SDMA_H_START);
Richard Zhaob9a591662012-01-13 11:09:56 +0800401}
402
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000403/*
Richard Zhao2ccaef02012-05-11 15:14:27 +0800404 * sdma_run_channel0 - run a channel and wait till it's done
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000405 */
Richard Zhao2ccaef02012-05-11 15:14:27 +0800406static int sdma_run_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000407{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000408 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800409 unsigned long timeout = 500;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000410
Richard Zhao2ccaef02012-05-11 15:14:27 +0800411 sdma_enable_channel(sdma, 0);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000412
Richard Zhao2ccaef02012-05-11 15:14:27 +0800413 while (!(ret = readl_relaxed(sdma->regs + SDMA_H_INTR) & 1)) {
414 if (timeout-- <= 0)
415 break;
416 udelay(1);
417 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000418
Richard Zhao2ccaef02012-05-11 15:14:27 +0800419 if (ret) {
420 /* Clear the interrupt status */
421 writel_relaxed(ret, sdma->regs + SDMA_H_INTR);
422 } else {
423 dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
424 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000425
426 return ret ? 0 : -ETIMEDOUT;
427}
428
429static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
430 u32 address)
431{
432 struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd;
433 void *buf_virt;
434 dma_addr_t buf_phys;
435 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800436 unsigned long flags;
Sascha Hauer73eab972011-08-25 11:03:35 +0200437
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000438 buf_virt = dma_alloc_coherent(NULL,
439 size,
440 &buf_phys, GFP_KERNEL);
Sascha Hauer73eab972011-08-25 11:03:35 +0200441 if (!buf_virt) {
Richard Zhao2ccaef02012-05-11 15:14:27 +0800442 return -ENOMEM;
Sascha Hauer73eab972011-08-25 11:03:35 +0200443 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000444
Richard Zhao2ccaef02012-05-11 15:14:27 +0800445 spin_lock_irqsave(&sdma->channel_0_lock, flags);
446
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000447 bd0->mode.command = C0_SETPM;
448 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
449 bd0->mode.count = size / 2;
450 bd0->buffer_addr = buf_phys;
451 bd0->ext_buffer_addr = address;
452
453 memcpy(buf_virt, buf, size);
454
Richard Zhao2ccaef02012-05-11 15:14:27 +0800455 ret = sdma_run_channel0(sdma);
456
457 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000458
459 dma_free_coherent(NULL, size, buf_virt, buf_phys);
460
461 return ret;
462}
463
464static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
465{
466 struct sdma_engine *sdma = sdmac->sdma;
467 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800468 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000469 u32 chnenbl = chnenbl_ofs(sdma, event);
470
Richard Zhaoc4b56852012-01-13 11:09:57 +0800471 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800472 __set_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800473 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000474}
475
476static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
477{
478 struct sdma_engine *sdma = sdmac->sdma;
479 int channel = sdmac->channel;
480 u32 chnenbl = chnenbl_ofs(sdma, event);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800481 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000482
Richard Zhaoc4b56852012-01-13 11:09:57 +0800483 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800484 __clear_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800485 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000486}
487
488static void sdma_handle_channel_loop(struct sdma_channel *sdmac)
489{
490 struct sdma_buffer_descriptor *bd;
491
492 /*
493 * loop mode. Iterate over descriptors, re-setup them and
494 * call callback function.
495 */
496 while (1) {
497 bd = &sdmac->bd[sdmac->buf_tail];
498
499 if (bd->mode.status & BD_DONE)
500 break;
501
502 if (bd->mode.status & BD_RROR)
503 sdmac->status = DMA_ERROR;
504 else
Shawn Guo1e9cebb2011-01-20 05:50:38 +0800505 sdmac->status = DMA_IN_PROGRESS;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000506
507 bd->mode.status |= BD_DONE;
508 sdmac->buf_tail++;
509 sdmac->buf_tail %= sdmac->num_bd;
510
511 if (sdmac->desc.callback)
512 sdmac->desc.callback(sdmac->desc.callback_param);
513 }
514}
515
516static void mxc_sdma_handle_channel_normal(struct sdma_channel *sdmac)
517{
518 struct sdma_buffer_descriptor *bd;
519 int i, error = 0;
520
Huang Shijieab59a512011-12-02 10:16:25 +0800521 sdmac->chn_real_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000522 /*
523 * non loop mode. Iterate over all descriptors, collect
524 * errors and call callback function
525 */
526 for (i = 0; i < sdmac->num_bd; i++) {
527 bd = &sdmac->bd[i];
528
529 if (bd->mode.status & (BD_DONE | BD_RROR))
530 error = -EIO;
Huang Shijieab59a512011-12-02 10:16:25 +0800531 sdmac->chn_real_count += bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000532 }
533
534 if (error)
535 sdmac->status = DMA_ERROR;
536 else
537 sdmac->status = DMA_SUCCESS;
538
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000539 dma_cookie_complete(&sdmac->desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000540 if (sdmac->desc.callback)
541 sdmac->desc.callback(sdmac->desc.callback_param);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000542}
543
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800544static void sdma_tasklet(unsigned long data)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000545{
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800546 struct sdma_channel *sdmac = (struct sdma_channel *) data;
547
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000548 if (sdmac->flags & IMX_DMA_SG_LOOP)
549 sdma_handle_channel_loop(sdmac);
550 else
551 mxc_sdma_handle_channel_normal(sdmac);
552}
553
554static irqreturn_t sdma_int_handler(int irq, void *dev_id)
555{
556 struct sdma_engine *sdma = dev_id;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800557 unsigned long stat;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000558
Richard Zhaoc4b56852012-01-13 11:09:57 +0800559 stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
Richard Zhao2ccaef02012-05-11 15:14:27 +0800560 /* not interested in channel 0 interrupts */
561 stat &= ~1;
Richard Zhaoc4b56852012-01-13 11:09:57 +0800562 writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000563
564 while (stat) {
565 int channel = fls(stat) - 1;
566 struct sdma_channel *sdmac = &sdma->channel[channel];
567
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800568 tasklet_schedule(&sdmac->tasklet);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000569
Richard Zhao0bbc1412012-01-13 11:10:01 +0800570 __clear_bit(channel, &stat);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000571 }
572
573 return IRQ_HANDLED;
574}
575
576/*
577 * sets the pc of SDMA script according to the peripheral type
578 */
579static void sdma_get_pc(struct sdma_channel *sdmac,
580 enum sdma_peripheral_type peripheral_type)
581{
582 struct sdma_engine *sdma = sdmac->sdma;
583 int per_2_emi = 0, emi_2_per = 0;
584 /*
585 * These are needed once we start to support transfers between
586 * two peripherals or memory-to-memory transfers
587 */
588 int per_2_per = 0, emi_2_emi = 0;
589
590 sdmac->pc_from_device = 0;
591 sdmac->pc_to_device = 0;
592
593 switch (peripheral_type) {
594 case IMX_DMATYPE_MEMORY:
595 emi_2_emi = sdma->script_addrs->ap_2_ap_addr;
596 break;
597 case IMX_DMATYPE_DSP:
598 emi_2_per = sdma->script_addrs->bp_2_ap_addr;
599 per_2_emi = sdma->script_addrs->ap_2_bp_addr;
600 break;
601 case IMX_DMATYPE_FIRI:
602 per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
603 emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
604 break;
605 case IMX_DMATYPE_UART:
606 per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
607 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
608 break;
609 case IMX_DMATYPE_UART_SP:
610 per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
611 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
612 break;
613 case IMX_DMATYPE_ATA:
614 per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
615 emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
616 break;
617 case IMX_DMATYPE_CSPI:
618 case IMX_DMATYPE_EXT:
619 case IMX_DMATYPE_SSI:
620 per_2_emi = sdma->script_addrs->app_2_mcu_addr;
621 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
622 break;
623 case IMX_DMATYPE_SSI_SP:
624 case IMX_DMATYPE_MMC:
625 case IMX_DMATYPE_SDHC:
626 case IMX_DMATYPE_CSPI_SP:
627 case IMX_DMATYPE_ESAI:
628 case IMX_DMATYPE_MSHC_SP:
629 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
630 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
631 break;
632 case IMX_DMATYPE_ASRC:
633 per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
634 emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
635 per_2_per = sdma->script_addrs->per_2_per_addr;
636 break;
637 case IMX_DMATYPE_MSHC:
638 per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
639 emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
640 break;
641 case IMX_DMATYPE_CCM:
642 per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
643 break;
644 case IMX_DMATYPE_SPDIF:
645 per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
646 emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
647 break;
648 case IMX_DMATYPE_IPU_MEMORY:
649 emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
650 break;
651 default:
652 break;
653 }
654
655 sdmac->pc_from_device = per_2_emi;
656 sdmac->pc_to_device = emi_2_per;
657}
658
659static int sdma_load_context(struct sdma_channel *sdmac)
660{
661 struct sdma_engine *sdma = sdmac->sdma;
662 int channel = sdmac->channel;
663 int load_address;
664 struct sdma_context_data *context = sdma->context;
665 struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd;
666 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800667 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000668
Vinod Kouldb8196d2011-10-13 22:34:23 +0530669 if (sdmac->direction == DMA_DEV_TO_MEM) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000670 load_address = sdmac->pc_from_device;
671 } else {
672 load_address = sdmac->pc_to_device;
673 }
674
675 if (load_address < 0)
676 return load_address;
677
678 dev_dbg(sdma->dev, "load_address = %d\n", load_address);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800679 dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000680 dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
681 dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800682 dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
683 dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000684
Richard Zhao2ccaef02012-05-11 15:14:27 +0800685 spin_lock_irqsave(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200686
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000687 memset(context, 0, sizeof(*context));
688 context->channel_state.pc = load_address;
689
690 /* Send by context the event mask,base address for peripheral
691 * and watermark level
692 */
Richard Zhao0bbc1412012-01-13 11:10:01 +0800693 context->gReg[0] = sdmac->event_mask[1];
694 context->gReg[1] = sdmac->event_mask[0];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000695 context->gReg[2] = sdmac->per_addr;
696 context->gReg[6] = sdmac->shp_addr;
697 context->gReg[7] = sdmac->watermark_level;
698
699 bd0->mode.command = C0_SETDM;
700 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
701 bd0->mode.count = sizeof(*context) / 4;
702 bd0->buffer_addr = sdma->context_phys;
703 bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800704 ret = sdma_run_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000705
Richard Zhao2ccaef02012-05-11 15:14:27 +0800706 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200707
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000708 return ret;
709}
710
711static void sdma_disable_channel(struct sdma_channel *sdmac)
712{
713 struct sdma_engine *sdma = sdmac->sdma;
714 int channel = sdmac->channel;
715
Richard Zhao0bbc1412012-01-13 11:10:01 +0800716 writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000717 sdmac->status = DMA_ERROR;
718}
719
720static int sdma_config_channel(struct sdma_channel *sdmac)
721{
722 int ret;
723
724 sdma_disable_channel(sdmac);
725
Richard Zhao0bbc1412012-01-13 11:10:01 +0800726 sdmac->event_mask[0] = 0;
727 sdmac->event_mask[1] = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000728 sdmac->shp_addr = 0;
729 sdmac->per_addr = 0;
730
731 if (sdmac->event_id0) {
Richard Zhaob78bd912012-01-13 11:10:00 +0800732 if (sdmac->event_id0 >= sdmac->sdma->num_events)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000733 return -EINVAL;
734 sdma_event_enable(sdmac, sdmac->event_id0);
735 }
736
737 switch (sdmac->peripheral_type) {
738 case IMX_DMATYPE_DSP:
739 sdma_config_ownership(sdmac, false, true, true);
740 break;
741 case IMX_DMATYPE_MEMORY:
742 sdma_config_ownership(sdmac, false, true, false);
743 break;
744 default:
745 sdma_config_ownership(sdmac, true, true, false);
746 break;
747 }
748
749 sdma_get_pc(sdmac, sdmac->peripheral_type);
750
751 if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
752 (sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
753 /* Handle multiple event channels differently */
754 if (sdmac->event_id1) {
Richard Zhao0bbc1412012-01-13 11:10:01 +0800755 sdmac->event_mask[1] = BIT(sdmac->event_id1 % 32);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000756 if (sdmac->event_id1 > 31)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800757 __set_bit(31, &sdmac->watermark_level);
758 sdmac->event_mask[0] = BIT(sdmac->event_id0 % 32);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000759 if (sdmac->event_id0 > 31)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800760 __set_bit(30, &sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000761 } else {
Richard Zhao0bbc1412012-01-13 11:10:01 +0800762 __set_bit(sdmac->event_id0, sdmac->event_mask);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000763 }
764 /* Watermark Level */
765 sdmac->watermark_level |= sdmac->watermark_level;
766 /* Address */
767 sdmac->shp_addr = sdmac->per_address;
768 } else {
769 sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
770 }
771
772 ret = sdma_load_context(sdmac);
773
774 return ret;
775}
776
777static int sdma_set_channel_priority(struct sdma_channel *sdmac,
778 unsigned int priority)
779{
780 struct sdma_engine *sdma = sdmac->sdma;
781 int channel = sdmac->channel;
782
783 if (priority < MXC_SDMA_MIN_PRIORITY
784 || priority > MXC_SDMA_MAX_PRIORITY) {
785 return -EINVAL;
786 }
787
Richard Zhaoc4b56852012-01-13 11:09:57 +0800788 writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000789
790 return 0;
791}
792
793static int sdma_request_channel(struct sdma_channel *sdmac)
794{
795 struct sdma_engine *sdma = sdmac->sdma;
796 int channel = sdmac->channel;
797 int ret = -EBUSY;
798
799 sdmac->bd = dma_alloc_coherent(NULL, PAGE_SIZE, &sdmac->bd_phys, GFP_KERNEL);
800 if (!sdmac->bd) {
801 ret = -ENOMEM;
802 goto out;
803 }
804
805 memset(sdmac->bd, 0, PAGE_SIZE);
806
807 sdma->channel_control[channel].base_bd_ptr = sdmac->bd_phys;
808 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
809
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000810 sdma_set_channel_priority(sdmac, MXC_SDMA_DEFAULT_PRIORITY);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000811 return 0;
812out:
813
814 return ret;
815}
816
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000817static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
818{
819 return container_of(chan, struct sdma_channel, chan);
820}
821
822static dma_cookie_t sdma_tx_submit(struct dma_async_tx_descriptor *tx)
823{
Haitao Zhangf69f2e22012-01-01 11:30:06 +0800824 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000825 struct sdma_channel *sdmac = to_sdma_chan(tx->chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000826 dma_cookie_t cookie;
827
Haitao Zhangf69f2e22012-01-01 11:30:06 +0800828 spin_lock_irqsave(&sdmac->lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000829
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000830 cookie = dma_cookie_assign(tx);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000831
Haitao Zhangf69f2e22012-01-01 11:30:06 +0800832 spin_unlock_irqrestore(&sdmac->lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000833
834 return cookie;
835}
836
837static int sdma_alloc_chan_resources(struct dma_chan *chan)
838{
839 struct sdma_channel *sdmac = to_sdma_chan(chan);
840 struct imx_dma_data *data = chan->private;
841 int prio, ret;
842
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000843 if (!data)
844 return -EINVAL;
845
846 switch (data->priority) {
847 case DMA_PRIO_HIGH:
848 prio = 3;
849 break;
850 case DMA_PRIO_MEDIUM:
851 prio = 2;
852 break;
853 case DMA_PRIO_LOW:
854 default:
855 prio = 1;
856 break;
857 }
858
859 sdmac->peripheral_type = data->peripheral_type;
860 sdmac->event_id0 = data->dma_request;
Richard Zhaoc2c744d2012-01-13 11:09:59 +0800861
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100862 clk_enable(sdmac->sdma->clk_ipg);
863 clk_enable(sdmac->sdma->clk_ahb);
Richard Zhaoc2c744d2012-01-13 11:09:59 +0800864
Richard Zhao3bb5e7c2012-01-13 11:09:58 +0800865 ret = sdma_request_channel(sdmac);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000866 if (ret)
867 return ret;
868
Richard Zhao3bb5e7c2012-01-13 11:09:58 +0800869 ret = sdma_set_channel_priority(sdmac, prio);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000870 if (ret)
871 return ret;
872
873 dma_async_tx_descriptor_init(&sdmac->desc, chan);
874 sdmac->desc.tx_submit = sdma_tx_submit;
875 /* txd.flags will be overwritten in prep funcs */
876 sdmac->desc.flags = DMA_CTRL_ACK;
877
878 return 0;
879}
880
881static void sdma_free_chan_resources(struct dma_chan *chan)
882{
883 struct sdma_channel *sdmac = to_sdma_chan(chan);
884 struct sdma_engine *sdma = sdmac->sdma;
885
886 sdma_disable_channel(sdmac);
887
888 if (sdmac->event_id0)
889 sdma_event_disable(sdmac, sdmac->event_id0);
890 if (sdmac->event_id1)
891 sdma_event_disable(sdmac, sdmac->event_id1);
892
893 sdmac->event_id0 = 0;
894 sdmac->event_id1 = 0;
895
896 sdma_set_channel_priority(sdmac, 0);
897
898 dma_free_coherent(NULL, PAGE_SIZE, sdmac->bd, sdmac->bd_phys);
899
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100900 clk_disable(sdma->clk_ipg);
901 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000902}
903
904static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
905 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530906 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500907 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000908{
909 struct sdma_channel *sdmac = to_sdma_chan(chan);
910 struct sdma_engine *sdma = sdmac->sdma;
911 int ret, i, count;
Sascha Hauer23889c62011-01-31 10:56:58 +0100912 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000913 struct scatterlist *sg;
914
915 if (sdmac->status == DMA_IN_PROGRESS)
916 return NULL;
917 sdmac->status = DMA_IN_PROGRESS;
918
919 sdmac->flags = 0;
920
Richard Zhao8e2e27c2012-06-04 09:17:24 +0800921 sdmac->buf_tail = 0;
922
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000923 dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
924 sg_len, channel);
925
926 sdmac->direction = direction;
927 ret = sdma_load_context(sdmac);
928 if (ret)
929 goto err_out;
930
931 if (sg_len > NUM_BD) {
932 dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n",
933 channel, sg_len, NUM_BD);
934 ret = -EINVAL;
935 goto err_out;
936 }
937
Huang Shijieab59a512011-12-02 10:16:25 +0800938 sdmac->chn_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000939 for_each_sg(sgl, sg, sg_len, i) {
940 struct sdma_buffer_descriptor *bd = &sdmac->bd[i];
941 int param;
942
Anatolij Gustschind2f5c272010-11-22 18:35:18 +0100943 bd->buffer_addr = sg->dma_address;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000944
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +0200945 count = sg_dma_len(sg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000946
947 if (count > 0xffff) {
948 dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
949 channel, count, 0xffff);
950 ret = -EINVAL;
951 goto err_out;
952 }
953
954 bd->mode.count = count;
Huang Shijieab59a512011-12-02 10:16:25 +0800955 sdmac->chn_count += count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000956
957 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) {
958 ret = -EINVAL;
959 goto err_out;
960 }
Sascha Hauer1fa81c22011-01-12 13:02:28 +0100961
962 switch (sdmac->word_size) {
963 case DMA_SLAVE_BUSWIDTH_4_BYTES:
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000964 bd->mode.command = 0;
Sascha Hauer1fa81c22011-01-12 13:02:28 +0100965 if (count & 3 || sg->dma_address & 3)
966 return NULL;
967 break;
968 case DMA_SLAVE_BUSWIDTH_2_BYTES:
969 bd->mode.command = 2;
970 if (count & 1 || sg->dma_address & 1)
971 return NULL;
972 break;
973 case DMA_SLAVE_BUSWIDTH_1_BYTE:
974 bd->mode.command = 1;
975 break;
976 default:
977 return NULL;
978 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000979
980 param = BD_DONE | BD_EXTD | BD_CONT;
981
Shawn Guo341b9412011-01-20 05:50:39 +0800982 if (i + 1 == sg_len) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000983 param |= BD_INTR;
Shawn Guo341b9412011-01-20 05:50:39 +0800984 param |= BD_LAST;
985 param &= ~BD_CONT;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000986 }
987
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000988 dev_dbg(sdma->dev, "entry %d: count: %d dma: 0x%08x %s%s\n",
989 i, count, sg->dma_address,
990 param & BD_WRAP ? "wrap" : "",
991 param & BD_INTR ? " intr" : "");
992
993 bd->mode.status = param;
994 }
995
996 sdmac->num_bd = sg_len;
997 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
998
999 return &sdmac->desc;
1000err_out:
Shawn Guo4b2ce9d2011-01-20 05:50:36 +08001001 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001002 return NULL;
1003}
1004
1005static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
1006 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001007 size_t period_len, enum dma_transfer_direction direction,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +03001008 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001009{
1010 struct sdma_channel *sdmac = to_sdma_chan(chan);
1011 struct sdma_engine *sdma = sdmac->sdma;
1012 int num_periods = buf_len / period_len;
Sascha Hauer23889c62011-01-31 10:56:58 +01001013 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001014 int ret, i = 0, buf = 0;
1015
1016 dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
1017
1018 if (sdmac->status == DMA_IN_PROGRESS)
1019 return NULL;
1020
1021 sdmac->status = DMA_IN_PROGRESS;
1022
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001023 sdmac->buf_tail = 0;
1024
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001025 sdmac->flags |= IMX_DMA_SG_LOOP;
1026 sdmac->direction = direction;
1027 ret = sdma_load_context(sdmac);
1028 if (ret)
1029 goto err_out;
1030
1031 if (num_periods > NUM_BD) {
1032 dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n",
1033 channel, num_periods, NUM_BD);
1034 goto err_out;
1035 }
1036
1037 if (period_len > 0xffff) {
1038 dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %d > %d\n",
1039 channel, period_len, 0xffff);
1040 goto err_out;
1041 }
1042
1043 while (buf < buf_len) {
1044 struct sdma_buffer_descriptor *bd = &sdmac->bd[i];
1045 int param;
1046
1047 bd->buffer_addr = dma_addr;
1048
1049 bd->mode.count = period_len;
1050
1051 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
1052 goto err_out;
1053 if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
1054 bd->mode.command = 0;
1055 else
1056 bd->mode.command = sdmac->word_size;
1057
1058 param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
1059 if (i + 1 == num_periods)
1060 param |= BD_WRAP;
1061
1062 dev_dbg(sdma->dev, "entry %d: count: %d dma: 0x%08x %s%s\n",
1063 i, period_len, dma_addr,
1064 param & BD_WRAP ? "wrap" : "",
1065 param & BD_INTR ? " intr" : "");
1066
1067 bd->mode.status = param;
1068
1069 dma_addr += period_len;
1070 buf += period_len;
1071
1072 i++;
1073 }
1074
1075 sdmac->num_bd = num_periods;
1076 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
1077
1078 return &sdmac->desc;
1079err_out:
1080 sdmac->status = DMA_ERROR;
1081 return NULL;
1082}
1083
1084static int sdma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1085 unsigned long arg)
1086{
1087 struct sdma_channel *sdmac = to_sdma_chan(chan);
1088 struct dma_slave_config *dmaengine_cfg = (void *)arg;
1089
1090 switch (cmd) {
1091 case DMA_TERMINATE_ALL:
1092 sdma_disable_channel(sdmac);
1093 return 0;
1094 case DMA_SLAVE_CONFIG:
Vinod Kouldb8196d2011-10-13 22:34:23 +05301095 if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001096 sdmac->per_address = dmaengine_cfg->src_addr;
Philippe Rétornaz94ac27a2012-01-24 14:22:01 +01001097 sdmac->watermark_level = dmaengine_cfg->src_maxburst *
1098 dmaengine_cfg->src_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001099 sdmac->word_size = dmaengine_cfg->src_addr_width;
1100 } else {
1101 sdmac->per_address = dmaengine_cfg->dst_addr;
Philippe Rétornaz94ac27a2012-01-24 14:22:01 +01001102 sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
1103 dmaengine_cfg->dst_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001104 sdmac->word_size = dmaengine_cfg->dst_addr_width;
1105 }
Huang Shijiee6966432011-11-18 16:38:02 +08001106 sdmac->direction = dmaengine_cfg->direction;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001107 return sdma_config_channel(sdmac);
1108 default:
1109 return -ENOSYS;
1110 }
1111
1112 return -EINVAL;
1113}
1114
1115static enum dma_status sdma_tx_status(struct dma_chan *chan,
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001116 dma_cookie_t cookie,
1117 struct dma_tx_state *txstate)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001118{
1119 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001120
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001121 dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
Huang Shijieab59a512011-12-02 10:16:25 +08001122 sdmac->chn_count - sdmac->chn_real_count);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001123
Shawn Guo8a965912011-01-20 05:50:37 +08001124 return sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001125}
1126
1127static void sdma_issue_pending(struct dma_chan *chan)
1128{
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001129 struct sdma_channel *sdmac = to_sdma_chan(chan);
1130 struct sdma_engine *sdma = sdmac->sdma;
1131
1132 if (sdmac->status == DMA_IN_PROGRESS)
1133 sdma_enable_channel(sdma, sdmac->channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001134}
1135
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001136#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34
1137
1138static void sdma_add_scripts(struct sdma_engine *sdma,
1139 const struct sdma_script_start_addrs *addr)
1140{
1141 s32 *addr_arr = (u32 *)addr;
1142 s32 *saddr_arr = (u32 *)sdma->script_addrs;
1143 int i;
1144
1145 for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++)
1146 if (addr_arr[i] > 0)
1147 saddr_arr[i] = addr_arr[i];
1148}
1149
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001150static void sdma_load_firmware(const struct firmware *fw, void *context)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001151{
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001152 struct sdma_engine *sdma = context;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001153 const struct sdma_firmware_header *header;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001154 const struct sdma_script_start_addrs *addr;
1155 unsigned short *ram_code;
1156
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001157 if (!fw) {
1158 dev_err(sdma->dev, "firmware not found\n");
1159 return;
1160 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001161
1162 if (fw->size < sizeof(*header))
1163 goto err_firmware;
1164
1165 header = (struct sdma_firmware_header *)fw->data;
1166
1167 if (header->magic != SDMA_FIRMWARE_MAGIC)
1168 goto err_firmware;
1169 if (header->ram_code_start + header->ram_code_size > fw->size)
1170 goto err_firmware;
1171
1172 addr = (void *)header + header->script_addrs_start;
1173 ram_code = (void *)header + header->ram_code_start;
1174
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001175 clk_enable(sdma->clk_ipg);
1176 clk_enable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001177 /* download the RAM image for SDMA */
1178 sdma_load_script(sdma, ram_code,
1179 header->ram_code_size,
Sascha Hauer6866fd32011-01-12 11:18:14 +01001180 addr->ram_code_start_addr);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001181 clk_disable(sdma->clk_ipg);
1182 clk_disable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001183
1184 sdma_add_scripts(sdma, addr);
1185
1186 dev_info(sdma->dev, "loaded firmware %d.%d\n",
1187 header->version_major,
1188 header->version_minor);
1189
1190err_firmware:
1191 release_firmware(fw);
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001192}
1193
1194static int __init sdma_get_firmware(struct sdma_engine *sdma,
1195 const char *fw_name)
1196{
1197 int ret;
1198
1199 ret = request_firmware_nowait(THIS_MODULE,
1200 FW_ACTION_HOTPLUG, fw_name, sdma->dev,
1201 GFP_KERNEL, sdma, sdma_load_firmware);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001202
1203 return ret;
1204}
1205
1206static int __init sdma_init(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001207{
1208 int i, ret;
1209 dma_addr_t ccb_phys;
1210
Shawn Guo62550cd2011-07-13 21:33:17 +08001211 switch (sdma->devtype) {
1212 case IMX31_SDMA:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001213 sdma->num_events = 32;
1214 break;
Shawn Guo62550cd2011-07-13 21:33:17 +08001215 case IMX35_SDMA:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001216 sdma->num_events = 48;
1217 break;
1218 default:
Shawn Guo62550cd2011-07-13 21:33:17 +08001219 dev_err(sdma->dev, "Unknown sdma type %d. aborting\n",
1220 sdma->devtype);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001221 return -ENODEV;
1222 }
1223
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001224 clk_enable(sdma->clk_ipg);
1225 clk_enable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001226
1227 /* Be sure SDMA has not started yet */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001228 writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001229
1230 sdma->channel_control = dma_alloc_coherent(NULL,
1231 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
1232 sizeof(struct sdma_context_data),
1233 &ccb_phys, GFP_KERNEL);
1234
1235 if (!sdma->channel_control) {
1236 ret = -ENOMEM;
1237 goto err_dma_alloc;
1238 }
1239
1240 sdma->context = (void *)sdma->channel_control +
1241 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1242 sdma->context_phys = ccb_phys +
1243 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1244
1245 /* Zero-out the CCB structures array just allocated */
1246 memset(sdma->channel_control, 0,
1247 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control));
1248
1249 /* disable all channels */
1250 for (i = 0; i < sdma->num_events; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001251 writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001252
1253 /* All channels have priority 0 */
1254 for (i = 0; i < MAX_DMA_CHANNELS; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001255 writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001256
1257 ret = sdma_request_channel(&sdma->channel[0]);
1258 if (ret)
1259 goto err_dma_alloc;
1260
1261 sdma_config_ownership(&sdma->channel[0], false, true, false);
1262
1263 /* Set Command Channel (Channel Zero) */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001264 writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001265
1266 /* Set bits of CONFIG register but with static context switching */
1267 /* FIXME: Check whether to set ACR bit depending on clock ratios */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001268 writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001269
Richard Zhaoc4b56852012-01-13 11:09:57 +08001270 writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001271
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001272 /* Set bits of CONFIG register with given context switching mode */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001273 writel_relaxed(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001274
1275 /* Initializes channel's priorities */
1276 sdma_set_channel_priority(&sdma->channel[0], 7);
1277
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001278 clk_disable(sdma->clk_ipg);
1279 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001280
1281 return 0;
1282
1283err_dma_alloc:
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001284 clk_disable(sdma->clk_ipg);
1285 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001286 dev_err(sdma->dev, "initialisation failed with %d\n", ret);
1287 return ret;
1288}
1289
Shawn Guo9479e172013-05-30 22:23:32 +08001290static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
1291{
1292 struct imx_dma_data *data = fn_param;
1293
1294 if (!imx_dma_is_general_purpose(chan))
1295 return false;
1296
1297 chan->private = data;
1298
1299 return true;
1300}
1301
1302static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
1303 struct of_dma *ofdma)
1304{
1305 struct sdma_engine *sdma = ofdma->of_dma_data;
1306 dma_cap_mask_t mask = sdma->dma_device.cap_mask;
1307 struct imx_dma_data data;
1308
1309 if (dma_spec->args_count != 3)
1310 return NULL;
1311
1312 data.dma_request = dma_spec->args[0];
1313 data.peripheral_type = dma_spec->args[1];
1314 data.priority = dma_spec->args[2];
1315
1316 return dma_request_channel(mask, sdma_filter_fn, &data);
1317}
1318
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001319static int __init sdma_probe(struct platform_device *pdev)
1320{
Shawn Guo580975d2011-07-14 08:35:48 +08001321 const struct of_device_id *of_id =
1322 of_match_device(sdma_dt_ids, &pdev->dev);
1323 struct device_node *np = pdev->dev.of_node;
1324 const char *fw_name;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001325 int ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001326 int irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001327 struct resource *iores;
Jingoo Hand4adcc02013-07-30 17:09:11 +09001328 struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001329 int i;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001330 struct sdma_engine *sdma;
Sascha Hauer36e2f212011-08-25 11:03:36 +02001331 s32 *saddr_arr;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001332
1333 sdma = kzalloc(sizeof(*sdma), GFP_KERNEL);
1334 if (!sdma)
1335 return -ENOMEM;
1336
Richard Zhao2ccaef02012-05-11 15:14:27 +08001337 spin_lock_init(&sdma->channel_0_lock);
Sascha Hauer73eab972011-08-25 11:03:35 +02001338
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001339 sdma->dev = &pdev->dev;
1340
1341 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1342 irq = platform_get_irq(pdev, 0);
Shawn Guo580975d2011-07-14 08:35:48 +08001343 if (!iores || irq < 0) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001344 ret = -EINVAL;
1345 goto err_irq;
1346 }
1347
1348 if (!request_mem_region(iores->start, resource_size(iores), pdev->name)) {
1349 ret = -EBUSY;
1350 goto err_request_region;
1351 }
1352
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001353 sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1354 if (IS_ERR(sdma->clk_ipg)) {
1355 ret = PTR_ERR(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001356 goto err_clk;
1357 }
1358
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001359 sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1360 if (IS_ERR(sdma->clk_ahb)) {
1361 ret = PTR_ERR(sdma->clk_ahb);
1362 goto err_clk;
1363 }
1364
1365 clk_prepare(sdma->clk_ipg);
1366 clk_prepare(sdma->clk_ahb);
1367
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001368 sdma->regs = ioremap(iores->start, resource_size(iores));
1369 if (!sdma->regs) {
1370 ret = -ENOMEM;
1371 goto err_ioremap;
1372 }
1373
1374 ret = request_irq(irq, sdma_int_handler, 0, "sdma", sdma);
1375 if (ret)
1376 goto err_request_irq;
1377
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001378 sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
Axel Lin1c1d9542011-07-12 21:00:13 +08001379 if (!sdma->script_addrs) {
1380 ret = -ENOMEM;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001381 goto err_alloc;
Axel Lin1c1d9542011-07-12 21:00:13 +08001382 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001383
Sascha Hauer36e2f212011-08-25 11:03:36 +02001384 /* initially no scripts available */
1385 saddr_arr = (s32 *)sdma->script_addrs;
1386 for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++)
1387 saddr_arr[i] = -EINVAL;
1388
Shawn Guo580975d2011-07-14 08:35:48 +08001389 if (of_id)
1390 pdev->id_entry = of_id->data;
Shawn Guo62550cd2011-07-13 21:33:17 +08001391 sdma->devtype = pdev->id_entry->driver_data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001392
Sascha Hauer7214a8b2011-01-31 10:21:35 +01001393 dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
1394 dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
1395
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001396 INIT_LIST_HEAD(&sdma->dma_device.channels);
1397 /* Initialize channel parameters */
1398 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
1399 struct sdma_channel *sdmac = &sdma->channel[i];
1400
1401 sdmac->sdma = sdma;
1402 spin_lock_init(&sdmac->lock);
1403
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001404 sdmac->chan.device = &sdma->dma_device;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001405 dma_cookie_init(&sdmac->chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001406 sdmac->channel = i;
1407
Huang Shijieabd9ccc2012-04-28 18:15:42 +08001408 tasklet_init(&sdmac->tasklet, sdma_tasklet,
1409 (unsigned long) sdmac);
Sascha Hauer23889c62011-01-31 10:56:58 +01001410 /*
1411 * Add the channel to the DMAC list. Do not add channel 0 though
1412 * because we need it internally in the SDMA driver. This also means
1413 * that channel 0 in dmaengine counting matches sdma channel 1.
1414 */
1415 if (i)
1416 list_add_tail(&sdmac->chan.device_node,
1417 &sdma->dma_device.channels);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001418 }
1419
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001420 ret = sdma_init(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001421 if (ret)
1422 goto err_init;
1423
Shawn Guo580975d2011-07-14 08:35:48 +08001424 if (pdata && pdata->script_addrs)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001425 sdma_add_scripts(sdma, pdata->script_addrs);
1426
Shawn Guo580975d2011-07-14 08:35:48 +08001427 if (pdata) {
Fabio Estevam6d0d7e22012-02-29 11:20:38 -03001428 ret = sdma_get_firmware(sdma, pdata->fw_name);
1429 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001430 dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
Shawn Guo580975d2011-07-14 08:35:48 +08001431 } else {
1432 /*
1433 * Because that device tree does not encode ROM script address,
1434 * the RAM script in firmware is mandatory for device tree
1435 * probe, otherwise it fails.
1436 */
1437 ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
1438 &fw_name);
Fabio Estevam6602b0d2012-02-29 11:20:37 -03001439 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001440 dev_warn(&pdev->dev, "failed to get firmware name\n");
Fabio Estevam6602b0d2012-02-29 11:20:37 -03001441 else {
1442 ret = sdma_get_firmware(sdma, fw_name);
1443 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001444 dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
Shawn Guo580975d2011-07-14 08:35:48 +08001445 }
1446 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001447
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001448 sdma->dma_device.dev = &pdev->dev;
1449
1450 sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
1451 sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
1452 sdma->dma_device.device_tx_status = sdma_tx_status;
1453 sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
1454 sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
1455 sdma->dma_device.device_control = sdma_control;
1456 sdma->dma_device.device_issue_pending = sdma_issue_pending;
Sascha Hauerb9b3f822011-01-12 12:12:31 +01001457 sdma->dma_device.dev->dma_parms = &sdma->dma_parms;
1458 dma_set_max_seg_size(sdma->dma_device.dev, 65535);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001459
1460 ret = dma_async_device_register(&sdma->dma_device);
1461 if (ret) {
1462 dev_err(&pdev->dev, "unable to register\n");
1463 goto err_init;
1464 }
1465
Shawn Guo9479e172013-05-30 22:23:32 +08001466 if (np) {
1467 ret = of_dma_controller_register(np, sdma_xlate, sdma);
1468 if (ret) {
1469 dev_err(&pdev->dev, "failed to register controller\n");
1470 goto err_register;
1471 }
1472 }
1473
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001474 dev_info(sdma->dev, "initialized\n");
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001475
1476 return 0;
1477
Shawn Guo9479e172013-05-30 22:23:32 +08001478err_register:
1479 dma_async_device_unregister(&sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001480err_init:
1481 kfree(sdma->script_addrs);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001482err_alloc:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001483 free_irq(irq, sdma);
1484err_request_irq:
1485 iounmap(sdma->regs);
1486err_ioremap:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001487err_clk:
1488 release_mem_region(iores->start, resource_size(iores));
1489err_request_region:
1490err_irq:
1491 kfree(sdma);
Shawn Guo939fd4f2011-01-19 19:13:06 +08001492 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001493}
1494
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001495static int sdma_remove(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001496{
1497 return -EBUSY;
1498}
1499
1500static struct platform_driver sdma_driver = {
1501 .driver = {
1502 .name = "imx-sdma",
Shawn Guo580975d2011-07-14 08:35:48 +08001503 .of_match_table = sdma_dt_ids,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001504 },
Shawn Guo62550cd2011-07-13 21:33:17 +08001505 .id_table = sdma_devtypes,
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001506 .remove = sdma_remove,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001507};
1508
1509static int __init sdma_module_init(void)
1510{
1511 return platform_driver_probe(&sdma_driver, sdma_probe);
1512}
Sascha Hauerc989a7f2010-12-06 11:09:57 +01001513module_init(sdma_module_init);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001514
1515MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
1516MODULE_DESCRIPTION("i.MX SDMA driver");
1517MODULE_LICENSE("GPL");