blob: a9a273e20fd2516f873ae1416c86b91d344aa9c4 [file] [log] [blame]
Marek Vasut646781d2012-08-03 17:26:11 +02001/*
2 * Freescale MXS SPI master driver
3 *
4 * Copyright 2012 DENX Software Engineering, GmbH.
5 * Copyright 2012 Freescale Semiconductor, Inc.
6 * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
7 *
8 * Rework and transition to new API by:
9 * Marek Vasut <marex@denx.de>
10 *
11 * Based on previous attempt by:
12 * Fabio Estevam <fabio.estevam@freescale.com>
13 *
14 * Based on code from U-Boot bootloader by:
15 * Marek Vasut <marex@denx.de>
16 *
17 * Based on spi-stmp.c, which is:
18 * Author: Dmitry Pervushin <dimka@embeddedalley.com>
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2 of the License, or
23 * (at your option) any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 */
30
31#include <linux/kernel.h>
32#include <linux/init.h>
33#include <linux/ioport.h>
34#include <linux/of.h>
35#include <linux/of_device.h>
36#include <linux/of_gpio.h>
37#include <linux/platform_device.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
40#include <linux/dma-mapping.h>
41#include <linux/dmaengine.h>
42#include <linux/highmem.h>
43#include <linux/clk.h>
44#include <linux/err.h>
45#include <linux/completion.h>
46#include <linux/gpio.h>
47#include <linux/regulator/consumer.h>
48#include <linux/module.h>
Marek Vasut646781d2012-08-03 17:26:11 +020049#include <linux/stmp_device.h>
50#include <linux/spi/spi.h>
51#include <linux/spi/mxs-spi.h>
52
53#define DRIVER_NAME "mxs-spi"
54
Marek Vasut010b4812012-09-04 04:40:15 +020055/* Use 10S timeout for very long transfers, it should suffice. */
56#define SSP_TIMEOUT 10000
Marek Vasut646781d2012-08-03 17:26:11 +020057
Marek Vasut474afc02012-08-03 17:26:13 +020058#define SG_MAXLEN 0xff00
59
Trent Piepho28cad122013-10-01 13:14:50 -070060/*
61 * Flags for txrx functions. More efficient that using an argument register for
62 * each one.
63 */
64#define TXRX_WRITE (1<<0) /* This is a write */
65#define TXRX_DEASSERT_CS (1<<1) /* De-assert CS at end of txrx */
66
Marek Vasut646781d2012-08-03 17:26:11 +020067struct mxs_spi {
68 struct mxs_ssp ssp;
Marek Vasut474afc02012-08-03 17:26:13 +020069 struct completion c;
Marek Vasut646781d2012-08-03 17:26:11 +020070};
71
72static int mxs_spi_setup_transfer(struct spi_device *dev,
73 struct spi_transfer *t)
74{
75 struct mxs_spi *spi = spi_master_get_devdata(dev->master);
76 struct mxs_ssp *ssp = &spi->ssp;
Marek Vasut646781d2012-08-03 17:26:11 +020077 uint32_t hz = 0;
78
Marek Vasut646781d2012-08-03 17:26:11 +020079 hz = dev->max_speed_hz;
80 if (t && t->speed_hz)
81 hz = min(hz, t->speed_hz);
82 if (hz == 0) {
83 dev_err(&dev->dev, "Cannot continue with zero clock\n");
84 return -EINVAL;
85 }
86
87 mxs_ssp_set_clk_rate(ssp, hz);
88
Trent Piepho58f46e42013-10-01 13:14:25 -070089 writel(BM_SSP_CTRL0_LOCK_CS,
90 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
Marek Vasut646781d2012-08-03 17:26:11 +020091 writel(BF_SSP_CTRL1_SSP_MODE(BV_SSP_CTRL1_SSP_MODE__SPI) |
92 BF_SSP_CTRL1_WORD_LENGTH
93 (BV_SSP_CTRL1_WORD_LENGTH__EIGHT_BITS) |
94 ((dev->mode & SPI_CPOL) ? BM_SSP_CTRL1_POLARITY : 0) |
95 ((dev->mode & SPI_CPHA) ? BM_SSP_CTRL1_PHASE : 0),
96 ssp->base + HW_SSP_CTRL1(ssp));
97
98 writel(0x0, ssp->base + HW_SSP_CMD0);
99 writel(0x0, ssp->base + HW_SSP_CMD1);
100
101 return 0;
102}
103
104static int mxs_spi_setup(struct spi_device *dev)
105{
106 int err = 0;
107
108 if (!dev->bits_per_word)
109 dev->bits_per_word = 8;
110
111 if (dev->mode & ~(SPI_CPOL | SPI_CPHA))
112 return -EINVAL;
113
114 err = mxs_spi_setup_transfer(dev, NULL);
115 if (err) {
116 dev_err(&dev->dev,
117 "Failed to setup transfer, error = %d\n", err);
118 }
119
120 return err;
121}
122
123static uint32_t mxs_spi_cs_to_reg(unsigned cs)
124{
125 uint32_t select = 0;
126
127 /*
128 * i.MX28 Datasheet: 17.10.1: HW_SSP_CTRL0
129 *
130 * The bits BM_SSP_CTRL0_WAIT_FOR_CMD and BM_SSP_CTRL0_WAIT_FOR_IRQ
131 * in HW_SSP_CTRL0 register do have multiple usage, please refer to
132 * the datasheet for further details. In SPI mode, they are used to
133 * toggle the chip-select lines (nCS pins).
134 */
135 if (cs & 1)
136 select |= BM_SSP_CTRL0_WAIT_FOR_CMD;
137 if (cs & 2)
138 select |= BM_SSP_CTRL0_WAIT_FOR_IRQ;
139
140 return select;
141}
142
Marek Vasut646781d2012-08-03 17:26:11 +0200143static int mxs_ssp_wait(struct mxs_spi *spi, int offset, int mask, bool set)
144{
Marek Vasutf13639d2012-09-04 04:40:18 +0200145 const unsigned long timeout = jiffies + msecs_to_jiffies(SSP_TIMEOUT);
Marek Vasut646781d2012-08-03 17:26:11 +0200146 struct mxs_ssp *ssp = &spi->ssp;
147 uint32_t reg;
148
Marek Vasutf13639d2012-09-04 04:40:18 +0200149 do {
Marek Vasut646781d2012-08-03 17:26:11 +0200150 reg = readl_relaxed(ssp->base + offset);
151
Marek Vasutf13639d2012-09-04 04:40:18 +0200152 if (!set)
153 reg = ~reg;
Marek Vasut646781d2012-08-03 17:26:11 +0200154
Marek Vasutf13639d2012-09-04 04:40:18 +0200155 reg &= mask;
Marek Vasut646781d2012-08-03 17:26:11 +0200156
Marek Vasutf13639d2012-09-04 04:40:18 +0200157 if (reg == mask)
158 return 0;
159 } while (time_before(jiffies, timeout));
Marek Vasut646781d2012-08-03 17:26:11 +0200160
Marek Vasutf13639d2012-09-04 04:40:18 +0200161 return -ETIMEDOUT;
Marek Vasut646781d2012-08-03 17:26:11 +0200162}
163
Marek Vasut474afc02012-08-03 17:26:13 +0200164static void mxs_ssp_dma_irq_callback(void *param)
165{
166 struct mxs_spi *spi = param;
167 complete(&spi->c);
168}
169
170static irqreturn_t mxs_ssp_irq_handler(int irq, void *dev_id)
171{
172 struct mxs_ssp *ssp = dev_id;
173 dev_err(ssp->dev, "%s[%i] CTRL1=%08x STATUS=%08x\n",
174 __func__, __LINE__,
175 readl(ssp->base + HW_SSP_CTRL1(ssp)),
176 readl(ssp->base + HW_SSP_STATUS(ssp)));
177 return IRQ_HANDLED;
178}
179
Trent Piepho0b782f72013-10-01 13:15:04 -0700180static int mxs_spi_txrx_dma(struct mxs_spi *spi,
Marek Vasut474afc02012-08-03 17:26:13 +0200181 unsigned char *buf, int len,
Trent Piepho28cad122013-10-01 13:14:50 -0700182 unsigned int flags)
Marek Vasut474afc02012-08-03 17:26:13 +0200183{
184 struct mxs_ssp *ssp = &spi->ssp;
Marek Vasut010b4812012-09-04 04:40:15 +0200185 struct dma_async_tx_descriptor *desc = NULL;
186 const bool vmalloced_buf = is_vmalloc_addr(buf);
187 const int desc_len = vmalloced_buf ? PAGE_SIZE : SG_MAXLEN;
188 const int sgs = DIV_ROUND_UP(len, desc_len);
Marek Vasut474afc02012-08-03 17:26:13 +0200189 int sg_count;
Marek Vasut010b4812012-09-04 04:40:15 +0200190 int min, ret;
191 uint32_t ctrl0;
192 struct page *vm_page;
193 void *sg_buf;
194 struct {
195 uint32_t pio[4];
196 struct scatterlist sg;
197 } *dma_xfer;
Marek Vasut474afc02012-08-03 17:26:13 +0200198
Marek Vasut010b4812012-09-04 04:40:15 +0200199 if (!len)
Marek Vasut474afc02012-08-03 17:26:13 +0200200 return -EINVAL;
Marek Vasut010b4812012-09-04 04:40:15 +0200201
202 dma_xfer = kzalloc(sizeof(*dma_xfer) * sgs, GFP_KERNEL);
203 if (!dma_xfer)
204 return -ENOMEM;
Marek Vasut474afc02012-08-03 17:26:13 +0200205
Marek Vasut41682e02012-08-24 04:56:27 +0200206 INIT_COMPLETION(spi->c);
Marek Vasut474afc02012-08-03 17:26:13 +0200207
Trent Piepho0b782f72013-10-01 13:15:04 -0700208 /* Chip select was already programmed into CTRL0 */
Marek Vasut010b4812012-09-04 04:40:15 +0200209 ctrl0 = readl(ssp->base + HW_SSP_CTRL0);
Trent Piephodf232862013-10-01 13:14:57 -0700210 ctrl0 &= ~(BM_SSP_CTRL0_XFER_COUNT | BM_SSP_CTRL0_IGNORE_CRC |
211 BM_SSP_CTRL0_READ);
Trent Piepho0b782f72013-10-01 13:15:04 -0700212 ctrl0 |= BM_SSP_CTRL0_DATA_XFER;
Marek Vasut010b4812012-09-04 04:40:15 +0200213
Trent Piepho28cad122013-10-01 13:14:50 -0700214 if (!(flags & TXRX_WRITE))
Marek Vasut010b4812012-09-04 04:40:15 +0200215 ctrl0 |= BM_SSP_CTRL0_READ;
Marek Vasut474afc02012-08-03 17:26:13 +0200216
217 /* Queue the DMA data transfer. */
Marek Vasut010b4812012-09-04 04:40:15 +0200218 for (sg_count = 0; sg_count < sgs; sg_count++) {
Trent Piepho28cad122013-10-01 13:14:50 -0700219 /* Prepare the transfer descriptor. */
Marek Vasut010b4812012-09-04 04:40:15 +0200220 min = min(len, desc_len);
Marek Vasut474afc02012-08-03 17:26:13 +0200221
Trent Piepho28cad122013-10-01 13:14:50 -0700222 /*
223 * De-assert CS on last segment if flag is set (i.e., no more
224 * transfers will follow)
225 */
226 if ((sg_count + 1 == sgs) && (flags & TXRX_DEASSERT_CS))
Marek Vasut010b4812012-09-04 04:40:15 +0200227 ctrl0 |= BM_SSP_CTRL0_IGNORE_CRC;
Marek Vasut474afc02012-08-03 17:26:13 +0200228
Juha Lummeba486a22012-12-26 14:48:51 +0900229 if (ssp->devid == IMX23_SSP) {
230 ctrl0 &= ~BM_SSP_CTRL0_XFER_COUNT;
Marek Vasut010b4812012-09-04 04:40:15 +0200231 ctrl0 |= min;
Juha Lummeba486a22012-12-26 14:48:51 +0900232 }
Marek Vasut010b4812012-09-04 04:40:15 +0200233
234 dma_xfer[sg_count].pio[0] = ctrl0;
235 dma_xfer[sg_count].pio[3] = min;
236
237 if (vmalloced_buf) {
238 vm_page = vmalloc_to_page(buf);
239 if (!vm_page) {
240 ret = -ENOMEM;
241 goto err_vmalloc;
242 }
243 sg_buf = page_address(vm_page) +
244 ((size_t)buf & ~PAGE_MASK);
245 } else {
246 sg_buf = buf;
247 }
248
249 sg_init_one(&dma_xfer[sg_count].sg, sg_buf, min);
250 ret = dma_map_sg(ssp->dev, &dma_xfer[sg_count].sg, 1,
Trent Piepho28cad122013-10-01 13:14:50 -0700251 (flags & TXRX_WRITE) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
Marek Vasut010b4812012-09-04 04:40:15 +0200252
253 len -= min;
254 buf += min;
255
256 /* Queue the PIO register write transfer. */
257 desc = dmaengine_prep_slave_sg(ssp->dmach,
258 (struct scatterlist *)dma_xfer[sg_count].pio,
259 (ssp->devid == IMX23_SSP) ? 1 : 4,
260 DMA_TRANS_NONE,
261 sg_count ? DMA_PREP_INTERRUPT : 0);
262 if (!desc) {
263 dev_err(ssp->dev,
264 "Failed to get PIO reg. write descriptor.\n");
265 ret = -EINVAL;
266 goto err_mapped;
267 }
268
269 desc = dmaengine_prep_slave_sg(ssp->dmach,
270 &dma_xfer[sg_count].sg, 1,
Trent Piepho28cad122013-10-01 13:14:50 -0700271 (flags & TXRX_WRITE) ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
Marek Vasut010b4812012-09-04 04:40:15 +0200272 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
273
274 if (!desc) {
275 dev_err(ssp->dev,
276 "Failed to get DMA data write descriptor.\n");
277 ret = -EINVAL;
278 goto err_mapped;
279 }
Marek Vasut474afc02012-08-03 17:26:13 +0200280 }
281
282 /*
283 * The last descriptor must have this callback,
284 * to finish the DMA transaction.
285 */
286 desc->callback = mxs_ssp_dma_irq_callback;
287 desc->callback_param = spi;
288
289 /* Start the transfer. */
290 dmaengine_submit(desc);
291 dma_async_issue_pending(ssp->dmach);
292
293 ret = wait_for_completion_timeout(&spi->c,
294 msecs_to_jiffies(SSP_TIMEOUT));
Marek Vasut474afc02012-08-03 17:26:13 +0200295 if (!ret) {
296 dev_err(ssp->dev, "DMA transfer timeout\n");
297 ret = -ETIMEDOUT;
Marek Vasut44968462012-10-14 04:32:56 +0200298 dmaengine_terminate_all(ssp->dmach);
Marek Vasut010b4812012-09-04 04:40:15 +0200299 goto err_vmalloc;
Marek Vasut474afc02012-08-03 17:26:13 +0200300 }
301
302 ret = 0;
303
Marek Vasut010b4812012-09-04 04:40:15 +0200304err_vmalloc:
305 while (--sg_count >= 0) {
306err_mapped:
307 dma_unmap_sg(ssp->dev, &dma_xfer[sg_count].sg, 1,
Trent Piepho28cad122013-10-01 13:14:50 -0700308 (flags & TXRX_WRITE) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
Marek Vasut474afc02012-08-03 17:26:13 +0200309 }
310
Marek Vasut010b4812012-09-04 04:40:15 +0200311 kfree(dma_xfer);
312
Marek Vasut474afc02012-08-03 17:26:13 +0200313 return ret;
314}
315
Trent Piepho0b782f72013-10-01 13:15:04 -0700316static int mxs_spi_txrx_pio(struct mxs_spi *spi,
Marek Vasut646781d2012-08-03 17:26:11 +0200317 unsigned char *buf, int len,
Trent Piepho28cad122013-10-01 13:14:50 -0700318 unsigned int flags)
Marek Vasut646781d2012-08-03 17:26:11 +0200319{
320 struct mxs_ssp *ssp = &spi->ssp;
321
Trent Piepho75e73fa2013-10-01 13:14:39 -0700322 writel(BM_SSP_CTRL0_IGNORE_CRC,
323 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
Marek Vasut646781d2012-08-03 17:26:11 +0200324
Marek Vasut646781d2012-08-03 17:26:11 +0200325 while (len--) {
Trent Piepho28cad122013-10-01 13:14:50 -0700326 if (len == 0 && (flags & TXRX_DEASSERT_CS))
Trent Piephof5bc7382013-10-01 13:14:32 -0700327 writel(BM_SSP_CTRL0_IGNORE_CRC,
328 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
Marek Vasut646781d2012-08-03 17:26:11 +0200329
330 if (ssp->devid == IMX23_SSP) {
331 writel(BM_SSP_CTRL0_XFER_COUNT,
332 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
333 writel(1,
334 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
335 } else {
336 writel(1, ssp->base + HW_SSP_XFER_SIZE);
337 }
338
Trent Piepho28cad122013-10-01 13:14:50 -0700339 if (flags & TXRX_WRITE)
Marek Vasut646781d2012-08-03 17:26:11 +0200340 writel(BM_SSP_CTRL0_READ,
341 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
342 else
343 writel(BM_SSP_CTRL0_READ,
344 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
345
346 writel(BM_SSP_CTRL0_RUN,
347 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
348
349 if (mxs_ssp_wait(spi, HW_SSP_CTRL0, BM_SSP_CTRL0_RUN, 1))
350 return -ETIMEDOUT;
351
Trent Piepho28cad122013-10-01 13:14:50 -0700352 if (flags & TXRX_WRITE)
Marek Vasut646781d2012-08-03 17:26:11 +0200353 writel(*buf, ssp->base + HW_SSP_DATA(ssp));
354
355 writel(BM_SSP_CTRL0_DATA_XFER,
356 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
357
Trent Piepho28cad122013-10-01 13:14:50 -0700358 if (!(flags & TXRX_WRITE)) {
Marek Vasut646781d2012-08-03 17:26:11 +0200359 if (mxs_ssp_wait(spi, HW_SSP_STATUS(ssp),
360 BM_SSP_STATUS_FIFO_EMPTY, 0))
361 return -ETIMEDOUT;
362
363 *buf = (readl(ssp->base + HW_SSP_DATA(ssp)) & 0xff);
364 }
365
366 if (mxs_ssp_wait(spi, HW_SSP_CTRL0, BM_SSP_CTRL0_RUN, 0))
367 return -ETIMEDOUT;
368
369 buf++;
370 }
371
372 if (len <= 0)
373 return 0;
374
375 return -ETIMEDOUT;
376}
377
378static int mxs_spi_transfer_one(struct spi_master *master,
379 struct spi_message *m)
380{
381 struct mxs_spi *spi = spi_master_get_devdata(master);
382 struct mxs_ssp *ssp = &spi->ssp;
Marek Vasut646781d2012-08-03 17:26:11 +0200383 struct spi_transfer *t, *tmp_t;
Trent Piepho28cad122013-10-01 13:14:50 -0700384 unsigned int flag;
Marek Vasut646781d2012-08-03 17:26:11 +0200385 int status = 0;
Marek Vasut646781d2012-08-03 17:26:11 +0200386
Trent Piepho0b782f72013-10-01 13:15:04 -0700387 /* Program CS register bits here, it will be used for all transfers. */
388 writel(BM_SSP_CTRL0_WAIT_FOR_CMD | BM_SSP_CTRL0_WAIT_FOR_IRQ,
389 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
390 writel(mxs_spi_cs_to_reg(m->spi->chip_select),
391 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
Marek Vasut646781d2012-08-03 17:26:11 +0200392
393 list_for_each_entry_safe(t, tmp_t, &m->transfers, transfer_list) {
394
395 status = mxs_spi_setup_transfer(m->spi, t);
396 if (status)
397 break;
398
Trent Piepho28cad122013-10-01 13:14:50 -0700399 /* De-assert on last transfer, inverted by cs_change flag */
400 flag = (&t->transfer_list == m->transfers.prev) ^ t->cs_change ?
401 TXRX_DEASSERT_CS : 0;
Marek Vasut474afc02012-08-03 17:26:13 +0200402 if ((t->rx_buf && t->tx_buf) || (t->rx_dma && t->tx_dma)) {
Marek Vasut646781d2012-08-03 17:26:11 +0200403 dev_err(ssp->dev,
404 "Cannot send and receive simultaneously\n");
405 status = -EINVAL;
406 break;
407 }
408
Marek Vasut474afc02012-08-03 17:26:13 +0200409 /*
410 * Small blocks can be transfered via PIO.
411 * Measured by empiric means:
412 *
413 * dd if=/dev/mtdblock0 of=/dev/null bs=1024k count=1
414 *
415 * DMA only: 2.164808 seconds, 473.0KB/s
416 * Combined: 1.676276 seconds, 610.9KB/s
417 */
Marek Vasut727c10e2012-09-04 04:40:17 +0200418 if (t->len < 32) {
Marek Vasut474afc02012-08-03 17:26:13 +0200419 writel(BM_SSP_CTRL1_DMA_ENABLE,
420 ssp->base + HW_SSP_CTRL1(ssp) +
421 STMP_OFFSET_REG_CLR);
422
423 if (t->tx_buf)
Trent Piepho0b782f72013-10-01 13:15:04 -0700424 status = mxs_spi_txrx_pio(spi,
Marek Vasut474afc02012-08-03 17:26:13 +0200425 (void *)t->tx_buf,
Trent Piepho28cad122013-10-01 13:14:50 -0700426 t->len, flag | TXRX_WRITE);
Marek Vasut474afc02012-08-03 17:26:13 +0200427 if (t->rx_buf)
Trent Piepho0b782f72013-10-01 13:15:04 -0700428 status = mxs_spi_txrx_pio(spi,
Marek Vasut474afc02012-08-03 17:26:13 +0200429 t->rx_buf, t->len,
Trent Piepho28cad122013-10-01 13:14:50 -0700430 flag);
Marek Vasut474afc02012-08-03 17:26:13 +0200431 } else {
432 writel(BM_SSP_CTRL1_DMA_ENABLE,
433 ssp->base + HW_SSP_CTRL1(ssp) +
434 STMP_OFFSET_REG_SET);
435
436 if (t->tx_buf)
Trent Piepho0b782f72013-10-01 13:15:04 -0700437 status = mxs_spi_txrx_dma(spi,
Marek Vasut474afc02012-08-03 17:26:13 +0200438 (void *)t->tx_buf, t->len,
Trent Piepho28cad122013-10-01 13:14:50 -0700439 flag | TXRX_WRITE);
Marek Vasut474afc02012-08-03 17:26:13 +0200440 if (t->rx_buf)
Trent Piepho0b782f72013-10-01 13:15:04 -0700441 status = mxs_spi_txrx_dma(spi,
Marek Vasut474afc02012-08-03 17:26:13 +0200442 t->rx_buf, t->len,
Trent Piepho28cad122013-10-01 13:14:50 -0700443 flag);
Marek Vasut474afc02012-08-03 17:26:13 +0200444 }
Marek Vasut646781d2012-08-03 17:26:11 +0200445
Marek Vasutc895db02012-08-24 04:34:18 +0200446 if (status) {
447 stmp_reset_block(ssp->base);
Marek Vasut646781d2012-08-03 17:26:11 +0200448 break;
Marek Vasutc895db02012-08-24 04:34:18 +0200449 }
Marek Vasut646781d2012-08-03 17:26:11 +0200450
Marek Vasut204e7062012-09-04 04:40:16 +0200451 m->actual_length += t->len;
Marek Vasut646781d2012-08-03 17:26:11 +0200452 }
453
Marek Vasutd856f1eb2012-10-14 04:32:55 +0200454 m->status = status;
Marek Vasut646781d2012-08-03 17:26:11 +0200455 spi_finalize_current_message(master);
456
457 return status;
458}
459
460static const struct of_device_id mxs_spi_dt_ids[] = {
461 { .compatible = "fsl,imx23-spi", .data = (void *) IMX23_SSP, },
462 { .compatible = "fsl,imx28-spi", .data = (void *) IMX28_SSP, },
463 { /* sentinel */ }
464};
465MODULE_DEVICE_TABLE(of, mxs_spi_dt_ids);
466
Grant Likelyfd4a3192012-12-07 16:57:14 +0000467static int mxs_spi_probe(struct platform_device *pdev)
Marek Vasut646781d2012-08-03 17:26:11 +0200468{
469 const struct of_device_id *of_id =
470 of_match_device(mxs_spi_dt_ids, &pdev->dev);
471 struct device_node *np = pdev->dev.of_node;
472 struct spi_master *master;
473 struct mxs_spi *spi;
474 struct mxs_ssp *ssp;
Shawn Guo26aafa72013-02-26 11:07:32 +0800475 struct resource *iores;
Marek Vasut646781d2012-08-03 17:26:11 +0200476 struct clk *clk;
477 void __iomem *base;
Shawn Guo26aafa72013-02-26 11:07:32 +0800478 int devid, clk_freq;
479 int ret = 0, irq_err;
Marek Vasut646781d2012-08-03 17:26:11 +0200480
Marek Vasute64d07a2012-08-22 22:38:35 +0200481 /*
482 * Default clock speed for the SPI core. 160MHz seems to
483 * work reasonably well with most SPI flashes, so use this
484 * as a default. Override with "clock-frequency" DT prop.
485 */
486 const int clk_freq_default = 160000000;
487
Marek Vasut646781d2012-08-03 17:26:11 +0200488 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Marek Vasut474afc02012-08-03 17:26:13 +0200489 irq_err = platform_get_irq(pdev, 0);
Fabio Estevam796305a2013-07-21 22:29:54 -0300490 if (irq_err < 0)
Marek Vasut646781d2012-08-03 17:26:11 +0200491 return -EINVAL;
492
Thierry Redingb0ee5602013-01-21 11:09:18 +0100493 base = devm_ioremap_resource(&pdev->dev, iores);
494 if (IS_ERR(base))
495 return PTR_ERR(base);
Marek Vasut646781d2012-08-03 17:26:11 +0200496
Marek Vasut646781d2012-08-03 17:26:11 +0200497 clk = devm_clk_get(&pdev->dev, NULL);
498 if (IS_ERR(clk))
499 return PTR_ERR(clk);
500
Shawn Guo26aafa72013-02-26 11:07:32 +0800501 devid = (enum mxs_ssp_id) of_id->data;
502 ret = of_property_read_u32(np, "clock-frequency",
503 &clk_freq);
504 if (ret)
Marek Vasute64d07a2012-08-22 22:38:35 +0200505 clk_freq = clk_freq_default;
Marek Vasut646781d2012-08-03 17:26:11 +0200506
507 master = spi_alloc_master(&pdev->dev, sizeof(*spi));
508 if (!master)
509 return -ENOMEM;
510
511 master->transfer_one_message = mxs_spi_transfer_one;
512 master->setup = mxs_spi_setup;
Stephen Warren24778be2013-05-21 20:36:35 -0600513 master->bits_per_word_mask = SPI_BPW_MASK(8);
Marek Vasut646781d2012-08-03 17:26:11 +0200514 master->mode_bits = SPI_CPOL | SPI_CPHA;
515 master->num_chipselect = 3;
516 master->dev.of_node = np;
517 master->flags = SPI_MASTER_HALF_DUPLEX;
518
519 spi = spi_master_get_devdata(master);
520 ssp = &spi->ssp;
521 ssp->dev = &pdev->dev;
522 ssp->clk = clk;
523 ssp->base = base;
524 ssp->devid = devid;
525
Marek Vasut41682e02012-08-24 04:56:27 +0200526 init_completion(&spi->c);
527
Marek Vasut474afc02012-08-03 17:26:13 +0200528 ret = devm_request_irq(&pdev->dev, irq_err, mxs_ssp_irq_handler, 0,
529 DRIVER_NAME, ssp);
530 if (ret)
531 goto out_master_free;
532
Shawn Guo26aafa72013-02-26 11:07:32 +0800533 ssp->dmach = dma_request_slave_channel(&pdev->dev, "rx-tx");
Marek Vasut474afc02012-08-03 17:26:13 +0200534 if (!ssp->dmach) {
535 dev_err(ssp->dev, "Failed to request DMA\n");
Wei Yongjun58ad60b2013-04-03 21:06:40 +0800536 ret = -ENODEV;
Marek Vasut474afc02012-08-03 17:26:13 +0200537 goto out_master_free;
538 }
539
Fabio Estevam9c4a39a2013-07-10 00:16:28 -0300540 ret = clk_prepare_enable(ssp->clk);
541 if (ret)
542 goto out_dma_release;
543
Marek Vasute64d07a2012-08-22 22:38:35 +0200544 clk_set_rate(ssp->clk, clk_freq);
Marek Vasut646781d2012-08-03 17:26:11 +0200545 ssp->clk_rate = clk_get_rate(ssp->clk) / 1000;
546
Fabio Estevam8498bce2013-07-10 00:16:29 -0300547 ret = stmp_reset_block(ssp->base);
548 if (ret)
549 goto out_disable_clk;
Marek Vasut646781d2012-08-03 17:26:11 +0200550
551 platform_set_drvdata(pdev, master);
552
553 ret = spi_register_master(master);
554 if (ret) {
555 dev_err(&pdev->dev, "Cannot register SPI master, %d\n", ret);
Fabio Estevam9c4a39a2013-07-10 00:16:28 -0300556 goto out_disable_clk;
Marek Vasut646781d2012-08-03 17:26:11 +0200557 }
558
559 return 0;
560
Fabio Estevam9c4a39a2013-07-10 00:16:28 -0300561out_disable_clk:
Marek Vasut646781d2012-08-03 17:26:11 +0200562 clk_disable_unprepare(ssp->clk);
Fabio Estevam9c4a39a2013-07-10 00:16:28 -0300563out_dma_release:
Fabio Estevame11933f2013-07-10 00:16:27 -0300564 dma_release_channel(ssp->dmach);
Marek Vasut474afc02012-08-03 17:26:13 +0200565out_master_free:
Marek Vasut646781d2012-08-03 17:26:11 +0200566 spi_master_put(master);
567 return ret;
568}
569
Grant Likelyfd4a3192012-12-07 16:57:14 +0000570static int mxs_spi_remove(struct platform_device *pdev)
Marek Vasut646781d2012-08-03 17:26:11 +0200571{
572 struct spi_master *master;
573 struct mxs_spi *spi;
574 struct mxs_ssp *ssp;
575
Guenter Roeck7d520d22012-08-24 11:03:02 -0700576 master = spi_master_get(platform_get_drvdata(pdev));
Marek Vasut646781d2012-08-03 17:26:11 +0200577 spi = spi_master_get_devdata(master);
578 ssp = &spi->ssp;
579
580 spi_unregister_master(master);
Marek Vasut646781d2012-08-03 17:26:11 +0200581 clk_disable_unprepare(ssp->clk);
Fabio Estevame11933f2013-07-10 00:16:27 -0300582 dma_release_channel(ssp->dmach);
Marek Vasut646781d2012-08-03 17:26:11 +0200583 spi_master_put(master);
584
585 return 0;
586}
587
588static struct platform_driver mxs_spi_driver = {
589 .probe = mxs_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000590 .remove = mxs_spi_remove,
Marek Vasut646781d2012-08-03 17:26:11 +0200591 .driver = {
592 .name = DRIVER_NAME,
593 .owner = THIS_MODULE,
594 .of_match_table = mxs_spi_dt_ids,
595 },
596};
597
598module_platform_driver(mxs_spi_driver);
599
600MODULE_AUTHOR("Marek Vasut <marex@denx.de>");
601MODULE_DESCRIPTION("MXS SPI master driver");
602MODULE_LICENSE("GPL");
603MODULE_ALIAS("platform:mxs-spi");