aboutsummaryrefslogtreecommitdiff
path: root/target-mips/op_helper.c
diff options
context:
space:
mode:
authorYongbok Kim <yongbok.kim@imgtec.com>2015-06-30 16:33:15 +0100
committerLeon Alrae <leon.alrae@imgtec.com>2015-07-15 14:07:20 +0100
commit6b9c26fb5eed2345398daca4eef601da2f3d7867 (patch)
tree285285860c7d2e441592aea59bc9f777d9b514b4 /target-mips/op_helper.c
parentd4f4f0d5d9e74c19614479592c8bc865d92773d0 (diff)
disas/mips: fix disassembling R6 instructions
In the Release 6 of the MIPS Architecture, LL, SC, LLD, SCD, PREF and CACHE instructions have 9 bits offsets. Signed-off-by: Yongbok Kim <yongbok.kim@imgtec.com> Reviewed-by: Aurelien Jarno <aurelien@aurel32.net> Reviewed-by: Leon Alrae <leon.alrae@imgtec.com> Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
Diffstat (limited to 'target-mips/op_helper.c')
0 files changed, 0 insertions, 0 deletions