diff options
author | Peter Maydell <peter.maydell@linaro.org> | 2021-06-28 14:58:33 +0100 |
---|---|---|
committer | Peter Maydell <peter.maydell@linaro.org> | 2021-07-02 11:48:37 +0100 |
commit | 0aa4b4c358bfced42306de697e6408cabf922cf5 (patch) | |
tree | cc52069dd0a0862fd25527e878b7e3e74b5037d3 /subprojects | |
parent | f4ae6c8cbda8d9b21290e9b8ae21b785ca24aace (diff) |
target/arm: Implement MVE long shifts by register
Implement the MVE long shifts by register, which perform shifts on a
pair of general-purpose registers treated as a 64-bit quantity, with
the shift count in another general-purpose register, which might be
either positive or negative.
Like the long-shifts-by-immediate, these encodings sit in the space
that was previously the UNPREDICTABLE MOVS/ORRS with Rm==13,15.
Because LSLL_rr and ASRL_rr overlap with both MOV_rxri/ORR_rrri and
also with CSEL (as one of the previously-UNPREDICTABLE Rm==13 cases),
we have to move the CSEL pattern into the same decodetree group.
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-id: 20210628135835.6690-17-peter.maydell@linaro.org
Diffstat (limited to 'subprojects')
0 files changed, 0 insertions, 0 deletions