/* * File: arch/blackfin/lib/ins.S * Based on: * Author: Bas Vermeulen * * Created: Tue Mar 22 15:27:24 CEST 2005 * Description: Implementation of ins{bwl} for BlackFin processors using zero overhead loops. * * Modified: * Copyright 2004-2008 Analog Devices Inc. * Copyright (C) 2005 Bas Vermeulen, BuyWays BV * * Bugs: Enter bugs at http://blackfin.uclinux.org/ * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, see the file COPYING, or write * to the Free Software Foundation, Inc., * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA */ #include #include .align 2 ENTRY(_insl) P0 = R0; /* P0 = port */ cli R3; P1 = R1; /* P1 = address */ P2 = R2; /* P2 = count */ SSYNC; LSETUP( .Llong_loop_s, .Llong_loop_e) LC0 = P2; .Llong_loop_s: R0 = [P0]; [P1++] = R0; NOP; .Llong_loop_e: NOP; sti R3; RTS; ENDPROC(_insl) ENTRY(_insw) P0 = R0; /* P0 = port */ cli R3; P1 = R1; /* P1 = address */ P2 = R2; /* P2 = count */ SSYNC; LSETUP( .Lword_loop_s, .Lword_loop_e) LC0 = P2; .Lword_loop_s: R0 = W[P0]; W[P1++] = R0; NOP; .Lword_loop_e: NOP; sti R3; RTS; ENDPROC(_insw) ENTRY(_insw_8) P0 = R0; /* P0 = port */ cli R3; P1 = R1; /* P1 = address */ P2 = R2; /* P2 = count */ SSYNC; LSETUP( .Lword8_loop_s, .Lword8_loop_e) LC0 = P2; .Lword8_loop_s: R0 = W[P0]; B[P1++] = R0; R0 = R0 >> 8; B[P1++] = R0; NOP; .Lword8_loop_e: NOP; sti R3; RTS; ENDPROC(_insw_8) ENTRY(_insb) P0 = R0; /* P0 = port */ cli R3; P1 = R1; /* P1 = address */ P2 = R2; /* P2 = count */ SSYNC; LSETUP( .Lbyte_loop_s, .Lbyte_loop_e) LC0 = P2; .Lbyte_loop_s: R0 = B[P0]; B[P1++] = R0; NOP; .Lbyte_loop_e: NOP; sti R3; RTS; ENDPROC(_insb) ENTRY(_insl_16) P0 = R0; /* P0 = port */ cli R3; P1 = R1; /* P1 = address */ P2 = R2; /* P2 = count */ SSYNC; LSETUP( .Llong16_loop_s, .Llong16_loop_e) LC0 = P2; .Llong16_loop_s: R0 = [P0]; W[P1++] = R0; R0 = R0 >> 16; W[P1++] = R0; NOP; .Llong16_loop_e: NOP; sti R3; RTS; ENDPROC(_insl_16)