/***********************license start*************** * Author: Cavium Networks * * Contact: support@caviumnetworks.com * This file is part of the OCTEON SDK * * Copyright (c) 2003-2008 Cavium Networks * * This file is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License, Version 2, as * published by the Free Software Foundation. * * This file is distributed in the hope that it will be useful, but * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or * NONINFRINGEMENT. See the GNU General Public License for more * details. * * You should have received a copy of the GNU General Public License * along with this file; if not, write to the Free Software * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA * or visit http://www.gnu.org/licenses/. * * This file may also be available under a different license from Cavium. * Contact Cavium Networks for more information ***********************license end**************************************/ #ifndef __CVMX_SMIX_DEFS_H__ #define __CVMX_SMIX_DEFS_H__ #define CVMX_SMIX_CLK(offset) \ CVMX_ADD_IO_SEG(0x0001180000001818ull + (((offset) & 1) * 256)) #define CVMX_SMIX_CMD(offset) \ CVMX_ADD_IO_SEG(0x0001180000001800ull + (((offset) & 1) * 256)) #define CVMX_SMIX_EN(offset) \ CVMX_ADD_IO_SEG(0x0001180000001820ull + (((offset) & 1) * 256)) #define CVMX_SMIX_RD_DAT(offset) \ CVMX_ADD_IO_SEG(0x0001180000001810ull + (((offset) & 1) * 256)) #define CVMX_SMIX_WR_DAT(offset) \ CVMX_ADD_IO_SEG(0x0001180000001808ull + (((offset) & 1) * 256)) union cvmx_smix_clk { uint64_t u64; struct cvmx_smix_clk_s { uint64_t reserved_25_63:39; uint64_t mode:1; uint64_t reserved_21_23:3; uint64_t sample_hi:5; uint64_t sample_mode:1; uint64_t reserved_14_14:1; uint64_t clk_idle:1; uint64_t preamble:1; uint64_t sample:4; uint64_t phase:8; } s; struct cvmx_smix_clk_cn30xx { uint64_t reserved_21_63:43; uint64_t sample_hi:5; uint64_t reserved_14_15:2; uint64_t clk_idle:1; uint64_t preamble:1; uint64_t sample:4; uint64_t phase:8; } cn30xx; struct cvmx_smix_clk_cn30xx cn31xx; struct cvmx_smix_clk_cn30xx cn38xx; struct cvmx_smix_clk_cn30xx cn38xxp2; struct cvmx_smix_clk_cn50xx { uint64_t reserved_25_63:39; uint64_t mode:1; uint64_t reserved_21_23:3; uint64_t sample_hi:5; uint64_t reserved_14_15:2; uint64_t clk_idle:1; uint64_t preamble:1; uint64_t sample:4; uint64_t phase:8; } cn50xx; struct cvmx_smix_clk_s cn52xx; struct cvmx_smix_clk_cn50xx cn52xxp1; struct cvmx_smix_clk_s cn56xx; struct cvmx_smix_clk_cn50xx cn56xxp1; struct cvmx_smix_clk_cn30xx cn58xx; struct cvmx_smix_clk_cn30xx cn58xxp1; }; union cvmx_smix_cmd { uint64_t u64; struct cvmx_smix_cmd_s { uint64_t reserved_18_63:46; uint64_t phy_op:2; uint64_t reserved_13_15:3; uint64_t phy_adr:5; uint64_t reserved_5_7:3; uint64_t reg_adr:5; } s; struct cvmx_smix_cmd_cn30xx { uint64_t reserved_17_63:47; uint64_t phy_op:1; uint64_t reserved_13_15:3; uint64_t phy_adr:5; uint64_t reserved_5_7:3; uint64_t reg_adr:5; } cn30xx; struct cvmx_smix_cmd_cn30xx cn31xx; struct cvmx_smix_cmd_cn30xx cn38xx; struct cvmx_smix_cmd_cn30xx cn38xxp2; struct cvmx_smix_cmd_s cn50xx; struct cvmx_smix_cmd_s cn52xx; struct cvmx_smix_cmd_s cn52xxp1; struct cvmx_smix_cmd_s cn56xx; struct cvmx_smix_cmd_s cn56xxp1; struct cvmx_smix_cmd_cn30xx cn58xx; struct cvmx_smix_cmd_cn30xx cn58xxp1; }; union cvmx_smix_en { uint64_t u64; struct cvmx_smix_en_s { uint64_t reserved_1_63:63; uint64_t en:1; } s; struct cvmx_smix_en_s cn30xx; struct cvmx_smix_en_s cn31xx; struct cvmx_smix_en_s cn38xx; struct cvmx_smix_en_s cn38xxp2; struct cvmx_smix_en_s cn50xx; struct cvmx_smix_en_s cn52xx; struct cvmx_smix_en_s cn52xxp1; struct cvmx_smix_en_s cn56xx; struct cvmx_smix_en_s cn56xxp1; struct cvmx_smix_en_s cn58xx; struct cvmx_smix_en_s cn58xxp1; }; union cvmx_smix_rd_dat { uint64_t u64; struct cvmx_smix_rd_dat_s { uint64_t reserved_18_63:46; uint64_t pending:1; uint64_t val:1; uint64_t dat:16; } s; struct cvmx_smix_rd_dat_s cn30xx; struct cvmx_smix_rd_dat_s cn31xx; struct cvmx_smix_rd_dat_s cn38xx; struct cvmx_smix_rd_dat_s cn38xxp2; struct cvmx_smix_rd_dat_s cn50xx; struct cvmx_smix_rd_dat_s cn52xx; struct cvmx_smix_rd_dat_s cn52xxp1; struct cvmx_smix_rd_dat_s cn56xx; struct cvmx_smix_rd_dat_s cn56xxp1; struct cvmx_smix_rd_dat_s cn58xx; struct cvmx_smix_rd_dat_s cn58xxp1; }; union cvmx_smix_wr_dat { uint64_t u64; struct cvmx_smix_wr_dat_s { uint64_t reserved_18_63:46; uint64_t pending:1; uint64_t val:1; uint64_t dat:16; } s; struct cvmx_smix_wr_dat_s cn30xx; struct cvmx_smix_wr_dat_s cn31xx; struct cvmx_smix_wr_dat_s cn38xx; struct cvmx_smix_wr_dat_s cn38xxp2; struct cvmx_smix_wr_dat_s cn50xx; struct cvmx_smix_wr_dat_s cn52xx; struct cvmx_smix_wr_dat_s cn52xxp1; struct cvmx_smix_wr_dat_s cn56xx; struct cvmx_smix_wr_dat_s cn56xxp1; struct cvmx_smix_wr_dat_s cn58xx; struct cvmx_smix_wr_dat_s cn58xxp1; }; #endif