summaryrefslogtreecommitdiff
path: root/SITE1/HBI0262B/board.txt
blob: 6ff12ca0f9f548e42c6d53e96bb0c8435c0aa582 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
BOARD: HBI0262
TITLE: V2M-Juno DevChip Configuration File

[SCC REGISTERS]
TOTALSCCS: 8                    ;Total Number of SCC registers
SCC: 0x05C 0xFFFFFFFF           ;Enable all GPU Texture Formats
SCC: 0x100 0x801F1000           ;A57 PLL Register 0 (800MHz)
SCC: 0x104 0x0000F100           ;A57 PLL Register 1
SCC: 0x108 0x801B1000           ;A53 PLL Register 0 (700MHz)
SCC: 0x10C 0x0000D100           ;A53 PLL Register 1
SCC: 0x0F8 0x0BEC0000           ;BL1 entry point

SCC: 0x00C 0x000000C2           ;Clock Control, TMIF2XCLK, Register 0xC1 = default
                                ;[3:0] CLKSEL : 0 Output gated, 1 AON_REF_CLK, 2 SYSCLK
                                ;[7:4] CLKDIV : Clock divider -1 (0 give a division of 1)
SCC: 0x010 0x000000C2           ;Clock Control, TSIF2XCLK, Register 0xC1 = default
                                ;[3:0] CLKSEL : 0 Output gated, 1 AON_REF_CLK, 2 SYSCLK
                                ;[7:4] CLKDIV : Clock divider -1 (0 give a division of 1)