aboutsummaryrefslogtreecommitdiff
path: root/sim-frsqrte-2d-trace-arm64.h
blob: 434f91a57a42d49a257e452764c7d72250ad4052 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
// Copyright 2015, VIXL authors
// All rights reserved.
//
// Redistribution and use in source and binary forms, with or without
// modification, are permitted provided that the following conditions are met:
//
//   * Redistributions of source code must retain the above copyright notice,
//     this list of conditions and the following disclaimer.
//   * Redistributions in binary form must reproduce the above copyright notice,
//     this list of conditions and the following disclaimer in the documentation
//     and/or other materials provided with the distribution.
//   * Neither the name of ARM Limited nor the names of its contributors may be
//     used to endorse or promote products derived from this software without
//     specific prior written permission.
//
// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS CONTRIBUTORS "AS IS" AND
// ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
// WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
// DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE
// FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
// DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
// SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
// CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
// OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.


// ---------------------------------------------------------------------
// This file is auto generated using tools/generate_simulator_traces.py.
//
// PLEASE DO NOT EDIT.
// ---------------------------------------------------------------------

#ifndef VIXL_SIM_FRSQRTE_2D_TRACE_AARCH64_H_
#define VIXL_SIM_FRSQRTE_2D_TRACE_AARCH64_H_

const uint64_t kExpected_NEON_frsqrte_2D[] = {
  0x7ff8000000000000, 0x7ff0000000000000,
  0x7ff0000000000000, 0x5fdff00000000000,
  0x5fdff00000000000, 0x3ff6a00000000000,
  0x3ff6a00000000000, 0x3ff6900000000000,
  0x3ff6900000000000, 0x3ff6900000000000,
  0x3ff6900000000000, 0x3ff0000000000000,
  0x3ff0000000000000, 0x3feff00000000000,
  0x3feff00000000000, 0x3feff00000000000,
  0x3feff00000000000, 0x3fea200000000000,
  0x3fea200000000000, 0x3fd4300000000000,
  0x3fd4300000000000, 0x1ff0000000000000,
  0x1ff0000000000000, 0x0000000000000000,
  0x0000000000000000, 0x7ff923456789abcd,
  0x7ff923456789abcd, 0x7ff8000000000000,
  0x7ff8000000000000, 0x7ff923456789abcd,
  0x7ff923456789abcd, 0x0000000000000000,
  0x0000000000000000, 0x5ffe000000000000,
  0x5ffe000000000000, 0x5fe0000000000000,
  0x5fe0000000000000, 0x617ff00000000000,
  0x617ff00000000000, 0xfff0000000000000,
  0xfff0000000000000, 0x7ff8000000000000,
  0x7ff8000000000000, 0x7ff8000000000000,
  0x7ff8000000000000, 0x7ff8000000000000,
  0x7ff8000000000000, 0x7ff8000000000000,
  0x7ff8000000000000, 0x7ff8000000000000,
  0x7ff8000000000000, 0x7ff8000000000000,
  0x7ff8000000000000, 0x7ff8000000000000,
  0x7ff8000000000000, 0x7ff8000000000000,
  0x7ff8000000000000, 0x7ff8000000000000,
  0x7ff8000000000000, 0x7ff8000000000000,
  0x7ff8000000000000, 0x7ff8000000000000,
  0x7ff8000000000000, 0xfff923456789abcd,
  0xfff923456789abcd, 0xfff8000000000000,
  0xfff8000000000000, 0xfff923456789abcd,
  0xfff923456789abcd, 0x7ff8000000000000,
  0x7ff8000000000000, 0x7ff8000000000000,
  0x7ff8000000000000, 0x7ff8000000000000,
  0x7ff8000000000000, 0x7ff8000000000000,
};
const unsigned kExpectedCount_NEON_frsqrte_2D = 38;

#endif  // VIXL_SIM_FRSQRTE_2D_TRACE_AARCH64_H_